Patents by Inventor Jui-Hsiang Hung

Jui-Hsiang Hung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7410835
    Abstract: A short-prevented lead frame and a method for fabricating a semiconductor package with the lead frame are proposed, wherein each lead of the lead frame is formed with a thickness-reduced portion at a peripheral position of the lead frame, allowing thickness-reduced portions of adjacent leads to be arranged in a stagger manner. This stagger arrangement significantly increases pitches between the neighboring thickness-reduced portions of leads. Therefore, during a singulation process as to cut through the leads, lead bridging and short-circuiting between adjacent leads caused by cut-side burrs can be prevented from occurrence, whereby singulation quality and product yield and reliability are effectively improved.
    Type: Grant
    Filed: December 6, 2005
    Date of Patent: August 12, 2008
    Assignee: Siliconware Precision Industries Co., Ltd.
    Inventors: Jui-Hsiang Hung, Chin-Teng Hsu, Chen-Hsiung Yang, Chih-Jen Yang
  • Publication number: 20060088956
    Abstract: A short-prevented lead frame and a method for fabricating a semiconductor package with the lead frame are proposed, wherein each lead of the lead frame is formed with a thickness-reduced portion at a peripheral position of the lead frame, allowing thickness-reduced portions of adjacent leads to be arranged in a stagger manner. This stagger arrangement significantly increases pitches between the neighboring thickness-reduced portions of leads. Therefore, during a singulation process as to cut through the leads, lead bridging and short-circuiting between adjacent leads caused by cut-side burrs can be prevented from occurrence, whereby singulation quality and product yield and reliability are effectively improved.
    Type: Application
    Filed: December 6, 2005
    Publication date: April 27, 2006
    Applicant: Siliconware Precision Industries Co., Ltd.
    Inventors: Jui-Hsiang Hung, Chin-Teng Hsu, Chen-Hsiung Yang, Chih-Jen Yang
  • Patent number: 7008826
    Abstract: A lead-frame-based semiconductor package and a fabrication method thereof are proposed. The semiconductor package includes: a lead frame having a plurality of first and second leads, wherein each first lead is formed with an extending portion smaller in thickness than the first lead in a manner that, an upper surface of the extending portion is flush with an upper surface of the first lead, and a lower surface of the extending portion forms a height difference with respect to a lower surface of the first lead; a chip mounted over the upper surfaces of the extending portions, and electrically connected to the leads by bonding wires; an encapsulant for encapsulating the upper surfaces of leads, upper surfaces of extending portions, chip and bonding wires; and a non-conductive material applied over the lower surfaces of extending portions, wherein the lower surfaces of leads are exposed to outside of the non-conductive material.
    Type: Grant
    Filed: September 10, 2004
    Date of Patent: March 7, 2006
    Assignee: Siliconware Precision Industries, Co., Ltd.
    Inventors: Holman Chen, Chien-Ping Huang, Chin-Yuan Hong, Jui-Hsiang Hung, Chin-Teng Hsu
  • Patent number: 6979886
    Abstract: A short-prevented lead frame and a method for fabricating a semiconductor package with the lead frame are proposed, wherein each lead of the lead frame is formed with a thickness-reduced portion at a peripheral position of the lead frame, allowing thickness-reduced portions of adjacent leads to be arranged in a stagger manner. This stagger arrangement significantly increases pitches between the neighboring thickness-reduced portions of leads. Therefore, during a singulation process as to cut through the leads, lead bridging and short-circuiting between adjacent leads caused by cut-side burrs can be prevented from occurrence, whereby singulation quality and product yield and reliability are effectively improved.
    Type: Grant
    Filed: March 29, 2002
    Date of Patent: December 27, 2005
    Assignee: Siliconware Precision Industries Co., Ltd.
    Inventors: Jui-Hsiang Hung, Chin-Teng Hsu, Cheng-Hsiung Yang, Chih-Jen Yang
  • Publication number: 20050029639
    Abstract: A lead-frame-based semiconductor package and a fabrication method thereof are proposed. The semiconductor package includes: a lead frame having a plurality of first and second leads, wherein each first lead is formed with an extending portion smaller in thickness than the first lead in a manner that, an upper surface of the extending portion is flush with an upper surface of the first lead, and a lower surface of the extending portion forms a height difference with respect to a lower surface of the first lead; a chip mounted over the upper surfaces of the extending portions, and electrically connected to the leads by bonding wires; an encapsulant for encapsulating the upper surfaces of leads, upper surfaces of extending portions, chip and bonding wires; and a non-conductive material applied over the lower surfaces of extending portions, wherein the lower surfaces of leads are exposed to outside of the non-conductive material.
    Type: Application
    Filed: September 10, 2004
    Publication date: February 10, 2005
    Inventors: Holman Chen, Chien-Ping Huang, Chin-Yuan Hong, Jui-Hsiang Hung, Chin-Teng Hsu
  • Publication number: 20040217450
    Abstract: A leadframe-based non-leaded semiconductor package and method of fabricating the same is proposed, which is used for the fabrication of a non-leaded type of semiconductor package, such as QFN (Quad Flat No-lead) package. The proposed semiconductor packaging technology is characterized by the provision of a recessed portion in the paddle portion of the leadframe to help secure the encapsulation body more firmly in position without delamination, as well as help lower the position of the packaged chip to help prevent the bonding wires from being exposed to the outside of the encapsulation body. These features can help the finished package to be more reliable with increased good yield.
    Type: Application
    Filed: July 11, 2003
    Publication date: November 4, 2004
    Applicant: Siliconware Precision Industries Co., Ltd.
    Inventors: Chun-Yuan Li, Terry Tsai, Holman Chen, Chin-Teng Hsu, Jui-Hsiang Hung
  • Patent number: 6806565
    Abstract: A lead-frame-based semiconductor package and a fabrication method thereof are proposed. The semiconductor package includes: a lead frame having a plurality of first and second leads, wherein each first lead is formed with an extending portion smaller in thickness than the first lead in a manner that, an upper surface of the extending portion is flush with an upper surface of the first lead, and a lower surface of the extending portion forms a height difference with respect to a lower surface of the first lead; a chip mounted over the upper surfaces of the extending portions, and electrically connected to the leads by bonding wires; an encapsulant for encapsulating the upper surfaces of leads, upper surfaces of extending portions, chip and bonding wires; and a non-conductive material applied over the lower surfaces of extending portions, wherein the lower surfaces of leads are exposed to outside of the non-conductive material.
    Type: Grant
    Filed: August 2, 2002
    Date of Patent: October 19, 2004
    Assignee: Siliconware Precision Industries Co., Ltd.
    Inventors: Holman Chen, Chien-Ping Huang, Chin-Yuan Hong, Jui-Hsiang Hung, Chin-Teng Hsu
  • Patent number: 6680531
    Abstract: A multi-chip semiconductor package is proposed, in which a lead frame is formed with a chip carrier that consists of at least one supporting frame and a plurality of downwardly extending portions integrally formed with the supporting frame. As the chip carrier occupies small space, this does not impede flowing of a molding compound used for forming an encapsulant. The adjacent extending portions are provided with sufficient space therebetween for allowing the molding compound to flow through the space, so that problems of incomplete filling with the molding compound and the formation of voids can be eliminated. Moreover, the downwardly extending portions can function as a pre-stressed structure so as to closely abut a bottom of a mold cavity after mold engagement, thereby making the chip carrier well assured in position without being dislocated.
    Type: Grant
    Filed: December 3, 2001
    Date of Patent: January 20, 2004
    Assignee: Siliconware Precision Industries Co., Ltd.
    Inventors: Chin-Teng Hsu, Fu-Di Tung, Chen-Shih Yu, Jui-Hsiang Hung, Chin-Yuan Hung
  • Publication number: 20040004275
    Abstract: A lead-frame-based semiconductor package and a fabrication method thereof are proposed. The semiconductor package includes: a lead frame having a plurality of first and second leads, wherein each first lead is formed with an extending portion smaller in thickness than the first lead in a manner that, an upper surface of the extending portion is flush with an upper surface of the first lead, and a lower surface of the extending portion forms a height difference with respect to a lower surface of the first lead; a chip mounted over the upper surfaces of the extending portions, and electrically connected to the leads by bonding wires; an encapsulant for encapsulating the upper surfaces of leads, upper surfaces of extending portions, chip and bonding wires; and a non-conductive material applied over the lower surfaces of extending portions, wherein the lower surfaces of leads are exposed to outside of the non-conductive material.
    Type: Application
    Filed: August 2, 2002
    Publication date: January 8, 2004
    Applicant: Siliconware Precision Industries Co., Ltd.
    Inventors: Holman Chen, Chien-Ping Huang, Chin-Yuan Hong, Jui-Hsiang Hung, Chin-Teng Hsu
  • Publication number: 20030141577
    Abstract: A short-prevented lead frame and a method for fabricating a semiconductor package with the lead frame are proposed, wherein each lead of the lead frame is formed with a thickness-reduced portion at a peripheral position of the lead frame, allowing thickness-reduced portions of adjacent leads to be arranged in a stagger manner. This stagger arrangement significantly increases pitches between the neighboring thickness-reduced portions of leads. Therefore, during a singulation process as to cut through the leads, lead bridging and short-circuiting between adjacent leads caused by cut-side burrs can be prevented from occurrence, whereby singulation quality and product yield and reliability are effectively improved.
    Type: Application
    Filed: March 29, 2002
    Publication date: July 31, 2003
    Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.
    Inventors: Jui-Hsiang Hung, Chin-Teng Hsu, Cheng-Hsiung Yang, Chih-Jen Yang
  • Publication number: 20030047754
    Abstract: A multi-chip semiconductor package is proposed, in which a lead frame is formed with a chip carrier that consists of at least one supporting frame and a plurality of downwardly extending portions integrally formed with the supporting frame. As the chip carrier occupies small space, this does not impede flowing of a molding compound used for forming an encapsulant. The adjacent extending portions are provided with sufficient space therebetween for allowing the molding compound to flow through the space, so that problems of incomplete filling with the molding compound and the formation of voids can be eliminated. Moreover, the downwardly extending portions can function as a pre-stressed structure so as to closely abut a bottom of a mold cavity after mold engagement, thereby making the chip carrier well assured in position without being dislocated.
    Type: Application
    Filed: December 3, 2001
    Publication date: March 13, 2003
    Applicant: Siliconware Precision Industries Co., Ltd.
    Inventors: Chin-Teng Hsu, Fu-Di Tung, Chen-Shih Yu, Jui-Hsiang Hung, Chin-Yuan Hung
  • Patent number: 6437447
    Abstract: In a dual-sided chip package without a die pad according to the invention, a first die can be fixed directly on the lead fingers of a leadframe, a support bar, or bus bars, while a second die is attached to the first die. Without a die pad, the distance between the surfaces of the dies and the plastic surface of the package therefore gets longer. Thus, the invention enables a large decrease in the probability of generating voids in the plastic and there is no need to grind the dies. Besides, it improves the vibration and floating characteristics of the dies in the manufacturing process and thus prevents the exposure of the bonding wires and the shelling off or breaking of the dies. The invention can raise the yield of chip packages.
    Type: Grant
    Filed: October 27, 2000
    Date of Patent: August 20, 2002
    Assignee: Siliconware Precision Industries Co., Ltd.
    Inventors: Chien-Ping Huang, Chin-Yuan Hung, Chang-Fu Chen, Jenn-Shyh Yu, Jui-Hsiang Hung