Patents by Inventor Jui-Kuo Juan

Jui-Kuo Juan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7154978
    Abstract: A delay locked loop frequency synthesizer in several embodiments uses a primary delay line element (24) and one or more secondary delay elements (162 . . . 164, 270, 310). In one embodiment, a main delay line (24) is used to coarsely select a frequency output while a secondary delay element (162 . . . 164, 270, 310), either passive or active, is used to increase the resolution of the primary delay line (24). In the passive embodiment, a coarse and fine frequency selection is possible by selecting components from the output taps of the main delay line (24) as a driving signal for the passive secondary delay element (310) to provide the coarse adjustment and selecting an output from the secondary delay element (310) to provide the fine selection.
    Type: Grant
    Filed: November 2, 2001
    Date of Patent: December 26, 2006
    Assignee: Motorola, Inc.
    Inventors: Jui-Kuo Juan, Robert E. Stengel, Frederick J. Martin, David E. Bockelman
  • Patent number: 6891420
    Abstract: A digital frequency synthesizer includes one or more reference clocks (104, 1316, 1502A, 1504A, 1506A) optionally coupled through one or more pulse width reducers (106) to one or more main delay lines (108, 702, 1502B, 1504B, 1506B) that include a plurality of output taps (108B-108I, 702B-702E). During at least certain periods of the reference clock (104) a plurality of the output taps are coupled to a common output (130, 1312, 1508), thereby producing an output signal that has a frequency that exceeds a frequency of the one or more reference clocks. The coupling is preferably accomplished by transmission gates (114, 128, 720-724, 1420-1434) that are switched by gating pulses that are received from decoders (148, 150, 1418) via gating signal delay lines (134-146, 704-718, 1404-1416).
    Type: Grant
    Filed: December 21, 2001
    Date of Patent: May 10, 2005
    Assignee: Motorola, Inc.
    Inventors: Frederick L. Martin, Robert E. Stengel, Jui-Kuo Juan
  • Publication number: 20030119465
    Abstract: A digital frequency synthesizer includes one or more reference clocks (104, 1316, 1502A, 1504A, 1506A) optionally coupled through one or more pulse width reducers (106) to one or more main delay lines (108, 702, 1502B, 1504B, 1506B) that include a plurality of output taps (108B-108I, 702B-702E). During at least certain periods of the reference clock (104) a plurality of the output taps are coupled to a common output (130, 1312, 1508), thereby producing an output signal that has a frequency that exceeds a frequency of the one or more reference clocks. The coupling is preferably accomplished by transmission gates (114, 128, 720-724, 1420-1434) that are switched by gating pulses that are received from decoders (148, 150, 1418) via gating signal delay lines (134-146, 704-718, 1404-1416).
    Type: Application
    Filed: December 21, 2001
    Publication date: June 26, 2003
    Inventors: Frederick L. Martin, Robert E. Stengel, Jui-Kuo Juan
  • Publication number: 20030099321
    Abstract: A delay locked loop frequency synthesizer in several embodiments uses a primary delay line element (24) and one or more secondary delay elements (162 . . . 164, 270, 310). In one embodiment, a main delay line (24) is used to coarsely select a frequency output while a secondary delay element (162 . . . 164, 270, 310), either passive or active, is used to increase the resolution of the primary delay line (24). In the passive embodiment, a coarse and fine frequency selection is possible by selecting components from the output taps of the main delay line (24) as a driving signal for the passive secondary delay element (310) to provide the coarse adjustment and selecting an output from the secondary delay element (310) to provide the fine selection.
    Type: Application
    Filed: November 2, 2001
    Publication date: May 29, 2003
    Inventors: Jui-Kuo Juan, Robert E. Stengel, Frederick L. Martin, David E. Bockelman
  • Patent number: 6353649
    Abstract: A direct digital synthesizer (200) includes a first accumulator (202) that acts as the frequency accumulator in order to generate the desired average frequency. A second accumulator (204) acts to generate a phase correction at each overflow, with the input into the phase correction accumulator (204) being a function of the input frequency. The clock signal of the phase correction accumulator (204) is the overflow signal (208) of the frequency accumulator (202). With this configuration, the frequency accumulator (202) generates the timing, and the phase correction accumulator (204) generates the interpolation value. The use of the two accumulators (202, 204) as described, eliminates the need to use a multiplier in the design which is a high current consumption device.
    Type: Grant
    Filed: June 2, 2000
    Date of Patent: March 5, 2002
    Assignee: Motorola, Inc.
    Inventors: David E. Bockleman, Jui-Kuo Juan