Patents by Inventor Ju-Ik Lee

Ju-Ik Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11967746
    Abstract: Disclosed are an electrolyte membrane of a membrane-electrode assembly including an electronic insulation layer, which greatly improves the durability of the electrolyte membrane, and a method of preparing the same. The electrolyte membrane includes an ion exchange layer and an electronic insulation layer provided on the ion exchange layer, and the electronic insulation layer includes one or more catalyst complexes, and a second ionomer Particularly, each of the one or more catalyst complex includes a catalyst particle and a first ionomer coated on the entirety or a portion of the surface of the catalyst particle, and the one or more catalyst complexes are dispersed the second ionomer.
    Type: Grant
    Filed: November 25, 2019
    Date of Patent: April 23, 2024
    Assignees: Hyundai Motor Company, Kia Motors Corporation
    Inventors: Byoung Su Kim, Yong Min Kim, Ha Yeong Yu, Jin Yi Choi, Ju Ahn Park, Ju Young Lee, Jung Ik Kim, Min Kyung Kim
  • Patent number: 11764180
    Abstract: A semiconductor device includes a semiconductor substrate and a connection terminal, including a base pillar, on the semiconductor substrate. An insulation layer is formed on the semiconductor substrate, the insulation layer including an opening in the insulation layer through which the base pillar extends, wherein a side wall of the insulation layer defining the opening includes a horizontal step at a level that is lower than an uppermost portion of the base pillar.
    Type: Grant
    Filed: July 9, 2021
    Date of Patent: September 19, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ju-Ik Lee, Dong-Wan Kim, Seokho Shin, Jung-Hoon Han, Sang-Oh Park
  • Publication number: 20210335743
    Abstract: A semiconductor device includes a semiconductor substrate and a connection terminal, including a base pillar, on the semiconductor substrate. An insulation layer is formed on the semiconductor substrate, the insulation layer including an opening in the insulation layer through which the base pillar extends, wherein a side wall of the insulation layer defining the opening includes a horizontal step at a level that is lower than an uppermost portion of the base pillar.
    Type: Application
    Filed: July 9, 2021
    Publication date: October 28, 2021
    Inventors: JU-IK LEE, DONG-WAN KIM, SEOKHO SHIN, JUNG-HOON HAN, SANG-OH PARK
  • Patent number: 11075183
    Abstract: A semiconductor device includes a semiconductor substrate and a connection terminal, including a base pillar, on the semiconductor substrate. An insulation layer is formed on the semiconductor substrate, the insulation layer including an opening in the insulation layer through which the base pillar extends, wherein a side wall of the insulation layer defining the opening includes a horizontal step at a level that is lower than an uppermost portion of the base pillar.
    Type: Grant
    Filed: June 28, 2019
    Date of Patent: July 27, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ju-Ik Lee, Dong-Wan Kim, Seokho Shin, Jung-Hoon Han, Sang-Oh Park
  • Publication number: 20200013745
    Abstract: A semiconductor device includes a semiconductor substrate and a connection terminal, including a base pillar, on the semiconductor substrate. An insulation layer is formed on the semiconductor substrate, the insulation layer including an opening in the insulation layer through which the base pillar extends, wherein a side wall of the insulation layer defining the opening includes a horizontal step at a level that is lower than an uppermost portion of the base pillar.
    Type: Application
    Filed: June 28, 2019
    Publication date: January 9, 2020
    Inventors: JU-IK LEE, DONG-WAN KIM, SEOK-HOSEAN SHIN, JUNG-HOON HAN, SANG-OH PARK
  • Patent number: 9824726
    Abstract: A semiconductor device includes a bit line structure located on a semiconductor substrate, an outer bit line spacer located on a first side surface of the bit line structure, an inner bit line spacer including a first part located between the bit line structure and the outer bit line spacer and a second part located between the semiconductor substrate and the outer bit line spacer, and a block bit line spacer located between the outer bit line spacer and the second part of the inner bit line spacer. A first air-gap is defined by the outer bit line spacer, the inner bit line spacer, and the block bit line spacer.
    Type: Grant
    Filed: May 25, 2016
    Date of Patent: November 21, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Hoon Han, Dong-Wan Kim, Ju-Ik Lee
  • Publication number: 20170025416
    Abstract: A capacitor structure includes a plurality of lower electrodes, a support pattern structure, a dielectric layer, and an upper electrode. The lower electrodes are formed on a substrate. The support pattern structure is formed between the lower electrodes, and includes a lower support pattern and an upper support pattern structure over the lower support pattern. The upper support pattern structure includes a plurality of upper support patterns spaced apart from each other in a direction substantially perpendicular to a top surface of the substrate. The dielectric layer is formed on the lower electrodes and the support pattern structure. The upper electrode is formed on the dielectric layer. A sum of thicknesses of the plurality of upper support patterns in the direction substantially perpendicular to the top surface of the substrate is about 35% to about 85% of a total thickness of the upper support pattern structure.
    Type: Application
    Filed: March 11, 2016
    Publication date: January 26, 2017
    Inventors: Jung-Hoon Han, Jong-Min Lee, Dong-Wan Kim, Ju-Ik Lee
  • Publication number: 20160267949
    Abstract: A semiconductor device includes a bit line structure located on a semiconductor substrate, an outer bit line spacer located on a first side surface of the bit line structure, an inner bit line spacer including a first part located between the bit line structure and the outer bit line spacer and a second part located between the semiconductor substrate and the outer bit line spacer, and a block bit line spacer located between the outer bit line spacer and the second part of the inner bit line spacer. A first air-gap is defined by the outer bit line spacer, the inner bit line spacer, and the block bit line spacer.
    Type: Application
    Filed: May 25, 2016
    Publication date: September 15, 2016
    Inventors: JUNG-HOON HAN, DONG-WAN KIM, JU-IK LEE
  • Patent number: 9379002
    Abstract: A semiconductor device includes a bit line structure located on a semiconductor substrate, an outer bit line spacer located on a first side surface of the bit line structure, an inner bit line spacer including a first part located between the bit line structure and the outer bit line spacer and a second part located between the semiconductor substrate and the outer bit line spacer, and a block bit line spacer located between the outer bit line spacer and the second part of the inner bit line spacer. A first air-gap is defined by the outer bit line spacer, the inner bit line spacer, and the block bit line spacer.
    Type: Grant
    Filed: November 26, 2014
    Date of Patent: June 28, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Hoon Han, Dong-Wan Kim, Ju-Ik Lee