Patents by Inventor Juka Mikko Hakkarainen

Juka Mikko Hakkarainen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6119175
    Abstract: A communications unit configured to be implemented in an ASIC environment utilizes only a small amount of chip surface area and requires a minimum number of pins. The unit operates asynchronously with respect to the ASIC internal clock so that communications can occur independent of such internal clock. In one embodiment the communications unit includes a controller coupled to a shift register via a data bus. Pin connections to the controller include a request line REQ, an input/output control line I/O (or INOUT), an acknowledgement line ACK, an external clock line EXTCLK, and a data line DATA. The shift register also is coupled, via a data bus, to a memory module, e.g., a RAM. An ASIC processor is coupled to the controller, shift register and memory module via control lines.
    Type: Grant
    Filed: June 8, 1998
    Date of Patent: September 12, 2000
    Assignee: General Electric Company
    Inventors: Juka Mikko Hakkarainen, Nga Cheung Lee, Chung-Yih Ho
  • Patent number: 5799211
    Abstract: A communications unit configured to be implemented in an ASIC environment utilizes only a small amount of chip surface area and requires a minimum number of pins. The unit operates asynchronously with respect to the ASIC internal clock so that communications can occur independent of such internal clock. In one embodiment the communications unit includes a controller coupled to a shift register via a data bus. Pin connections to the controller include a request line REQ, an input/output control line I/O (or INOUT), an acknowledgement line ACK, an external clock line EXTCLK, and a data line DATA. The shift register also is coupled, via a data bus, to a memory module, e.g., a RAM. An ASIC processor is coupled to the controller, shift register and memory module via control lines.
    Type: Grant
    Filed: March 22, 1996
    Date of Patent: August 25, 1998
    Assignee: General Electric Company
    Inventors: Juka Mikko Hakkarainen, Nga Cheung Lee, Chung-Yih Ho
  • Patent number: 5699012
    Abstract: An input signal buffer amplifier that has a high gain and a low offset voltage is implemented as an integrated circuit (IC) along with other components that perform further processing on an input signal. In one embodiment, the buffer amplifier includes first and second operational amplifiers (op amps). Voltage divider resistors R1 and R2 are connected in series between a positive voltage supply rail and a ground rail of the IC. The positive input terminal of the second op amp is electrically connected to a node between resistors R1 and R2. A feedback loop is established from the output of the second op amp to its negative terminal. The negative terminal of the first op amp is connected to a node between a series-connected input resistor and feedback resistor. The positive input terminal of the first op amp is connected to a node between series-connected voltage divider resistors R3 and R4 which are connected across the output of the second op amp and the ground rail.
    Type: Grant
    Filed: February 28, 1996
    Date of Patent: December 16, 1997
    Assignee: General Electric Company
    Inventor: Juka Mikko Hakkarainen
  • Patent number: 5675336
    Abstract: An analog memory unit that can be implemented, at least in part, on an application specific integrated circuit (ASIC), utilizes at least the ASIC arithmetic logic unit (ALU) to enhance performance and to generate and store an accurate measure of power line thermal status. The memory unit includes an analog-to-digital (A/D) converter for converting an input analog signal from a parallel R-C circuit to a digital signal and a scaler for scaling the digital signal from the A/D converter to within a range acceptable for further processing. The memory unit also includes an arithmetic logic unit (ALU) which receives input signals from the scaler and from a digital thermal memory. The input signal supplied to the ALU from the digital thermal memory is a four bit (digital) value proportional to the measured actual thermal status of the subject power line. The output of the ALU is connected to the input of latches which latch, or store, the digital signal produced by the ALU.
    Type: Grant
    Filed: February 15, 1996
    Date of Patent: October 7, 1997
    Assignee: General Electric Company
    Inventor: Juka Mikko Hakkarainen