Patents by Inventor Julie S. England

Julie S. England has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5523241
    Abstract: Channel stops for MIS infrared photodetector devices in Hg.sub.1-x Cd.sub.x Te by lattice damage (454) between and automatically aligned to MIS gates (408). Also, field plates and guard rings are automatically aligned to MIS gates.
    Type: Grant
    Filed: December 21, 1994
    Date of Patent: June 4, 1996
    Assignee: Texas Instruments Incorporated
    Inventors: Chang-Feng Wan, Joseph D. Luttmer, Julie S. England, David E. Fleming
  • Patent number: 5473187
    Abstract: A hybrid semiconductor device which comprises a semiconductor substrate having electrical devices therein with a plurality of spaced apart relatively rigid standoffs of electrically insulating material disposed over the substrate. Each of the standoffs has a substantially planar exposed surface remote from the substrate. A first layer of electrically insulating material more resilient than the standoffs is disposed over the substrate and between the standoffs and has an upper surface coplanar with the planar exposed surfaces of the standoffs. A semiconductor superstrate is secured to the first layer of electrically insulating material, the superstrate containing electrical devices. A connection connects the electrical devices contained in the superstrate to the electrical devices in the substrate.
    Type: Grant
    Filed: September 13, 1994
    Date of Patent: December 5, 1995
    Assignee: Texas Instruments Incorporated
    Inventors: James C. Baker, Emily A. Groves, Douglas Paradis, Charles P. Monaghan, Barry Lanier, Thomas D. Bonifield, Julie S. England, Glenn A. Cerny
  • Patent number: 5405807
    Abstract: A method of making a hybrid semiconductor device and the device comprising providing a semiconductor substrate having electrical devices therein, providing a first resilient layer of electrically insulating material over the substrate which can be disposed directly onto the substrate with a substantially planar exposed surface, providing a second resilient layer of electrically insulating material over the first resilient layer which can be disposed directly onto the first layer with a substantially planar exposed surface, the second layer having a relatively resilient state and a rigid state, providing resilient standoff from the third resilient layer at spaced locations on the second layer by removing predetermined portions of the third layer, securing a semiconductor superstrate to the semiconductor device, forming electrical devices on the superstrate, and then connecting the electrical devices on the superstrate to the electrical devices on the substrate.
    Type: Grant
    Filed: March 31, 1993
    Date of Patent: April 11, 1995
    Assignee: Texas Instruments Incorporated
    Inventors: James C. Baker, Emily A. Groves, Douglas Paradis, Charles P. Monaghan, Barry Lanier, Thomas D. Bonifield, Julie S. England
  • Patent number: 5244839
    Abstract: A method of making a hybrid semiconductor device and the device comprising providing a semiconductor substrate having electrical devices therein, providing a first resilient layer of electrically insulating material over the substrate which can be disposed directly onto the substrate with a substantially planar exposed surface, providing a second resilient layer of electrically insulating material over the first resilient layer which can be disposed directly onto the first layer with a substantially planar exposed surface, the second layer having a relatively resilient state and a rigid state, providing resilient standoff from the third resilient layer at spaced locations on the second layer by removing predetermined portions of the third layer, securing a semiconductor superstrate to the semiconductor device, forming electrical devices on the superstrate, and then connecting the electrical devices on the superstrate to the electrical devices on the substrate.
    Type: Grant
    Filed: June 18, 1991
    Date of Patent: September 14, 1993
    Assignee: Texas Instruments Incorporated
    Inventors: James C. Baker, Emily A. Groves, Douglas Paradis, Charles P. Monaghan, Barry Lanier, Thomas D. Bonifield, Julie S. England, Glenn A. Cerny
  • Patent number: 5157000
    Abstract: A process is disclosed through which vias (50) can be formed by the reaction of an etchant species (52) with a mercury cadmium telluride (HgCdTe) or zinc sulfide (ZnS) layer (42). The activating gases (20) are preferably a hydrogen gas or a methane gas which is excited in a diode plasma reactor (100) which has an RF power source (13) applied to one of two parallel electrodes. The etching occurs in selected areas in a photoresist pattern (44) residing over the ZnS or HgCdTe layer (42). Wet etching the layer (42) with a wet etchant (54) following the dry etching, improves the via (50) by making the walls (48) smoother, and allowing for expansion of the vias (50) to a dimension necessary for proper operation of a HgCdTe-based infrared detector.
    Type: Grant
    Filed: February 8, 1991
    Date of Patent: October 20, 1992
    Assignee: Texas Instruments Incorporated
    Inventors: Jerome L. Elkind, Patricia B. Smith, Larry D. Hutchins, Joseph D. Luttmer, Rudy L. York, Julie S. England
  • Patent number: 5017511
    Abstract: A process is disclosed through which vias (50) can be formed by the reaction of an etchant species (52) with a mercury cadmium telluride (HgCdTe) or zinc sulfide (ZnS) layer (42). The activating gases (20) are preferably a hydrogen gas or a methane gas which is excited in a diode plasma reactor (100) which has an RF power source (13) applied to one of two parallel electrodes. The etching occurs in selected areas in a photoresist pattern (44) residing over the ZnS or HgCdTe layer (42). Wet etching the layer (42) with a wet etchant (54) following the dry etching, improves the via (50) by making the walls (48) smoother, and allowing for expansion of the vias (50) to a dimension necessary for proper operation of a HgCdTe-based infrared detector.
    Type: Grant
    Filed: July 10, 1989
    Date of Patent: May 21, 1991
    Assignee: Texas Instruments Incorporated
    Inventors: Jerome L. Elkind, Patricia B. Smith, Larry D. Hutchins, Joseph D. Luttmer, Rudy L. York, Julie S. England