Patents by Inventor Julien Lebon

Julien Lebon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9953968
    Abstract: An integrated circuit having an ESD protection structure is described. One embodiment includes a circuit section interconnected with a first terminal and with a second terminal and being operable at voltage differences between the first terminal and second terminal of greater than +10 V and less than ?10 V. The integrated circuit additionally includes an ESD protection structure operable to protect the circuit section against electrostatic discharge between the first terminal and the second terminal. The ESD protection structure is operable with voltage differences between the first and second terminals of greater than +10 V and less than ?10 V without triggering. The ESD protection structure is electrically and optically coupled to a photon source such that photons emitted by the photon source upon ESD pulse loading are absorbable in the ESD protection structure and an avalanche breakdown is initiatable by electron-hole pairs generated by the absorbed photons.
    Type: Grant
    Filed: February 23, 2015
    Date of Patent: April 24, 2018
    Assignee: Infineon Technologies AG
    Inventors: Yiqun Cao, Ulrich Glaser, Magnus-Maria Hell, Julien Lebon, Michael Mayerhofer, Andreas Meiser, Matthias Stecher, Joost Willemen
  • Patent number: 9891268
    Abstract: An apparatus and a method for generating signals for ESD stress testing an electronic device are disclosed. In an embodiment the apparatus is configured to receive a source signal including a source pulse, delay the source pulse to generate a test signal including a test pulse with a pulse width in an ESD time range and generate an auxiliary signal including an auxiliary pulse with a pulse width in the ESD time range.
    Type: Grant
    Filed: July 15, 2015
    Date of Patent: February 13, 2018
    Assignee: Infineon Technologies AG
    Inventors: Julien Lebon, Yiqun Cao, Ulrich Glaser
  • Patent number: 9705026
    Abstract: A method of triggering avalanche breakdown in a semiconductor device includes providing an electrical coupling and an optical coupling between an auxiliary semiconductor device configured to emit radiation and the semiconductor device including a pn junction between a first layer of a first conductivity type buried below a surface of a semiconductor body and a doped semiconductor region of a second conductivity type disposed between the surface and the first layer. The electrical and optical coupling includes triggering emission of radiation by the auxiliary semiconductor device and triggering avalanche breakdown in the semiconductor device by absorption of the radiation in the semiconductor device.
    Type: Grant
    Filed: January 28, 2016
    Date of Patent: July 11, 2017
    Assignee: Infineon Technologies AG
    Inventors: Joost Willemen, Michael Mayerhofer, Ulrich Glaser, Yiqun Cao, Andreas Meiser, Magnus-Maria Hell, Matthias Stecher, Julien Lebon
  • Publication number: 20170016945
    Abstract: An apparatus and a method for generating signals for ESD stress testing an electronic device are disclosed. In an embodiment the apparatus is configured to receive a source signal including a source pulse, delay the source pulse to generate a test signal including a test pulse with a pulse width in an ESD time range and generate an auxiliary signal including an auxiliary pulse with a pulse width in the ESD time range.
    Type: Application
    Filed: July 15, 2015
    Publication date: January 19, 2017
    Inventors: Julien Lebon, Yiqun Cao, Ulrich Glaser
  • Publication number: 20160225932
    Abstract: A method of triggering avalanche breakdown in a semiconductor device includes providing an electrical coupling and an optical coupling between an auxiliary semiconductor device configured to emit radiation and the semiconductor device including a pn junction between a first layer of a first conductivity type buried below a surface of a semiconductor body and a doped semiconductor region of a second conductivity type disposed between the surface and the first layer. The electrical and optical coupling includes triggering emission of radiation by the auxiliary semiconductor device and triggering avalanche breakdown in the semiconductor device by absorption of the radiation in the semiconductor device.
    Type: Application
    Filed: January 28, 2016
    Publication date: August 4, 2016
    Inventors: Joost Willemen, Michael Mayerhofer, Ulrich Glaser, Yiqun Cao, Andreas Meiser, Magnus-Maria Hell, Matthias Stecher, Julien Lebon
  • Patent number: 9263619
    Abstract: A semiconductor component includes an auxiliary semiconductor device configured to emit radiation. The semiconductor component further includes a semiconductor device. An electrical coupling and an optical coupling between the auxiliary semiconductor device and the semiconductor device are configured to trigger emission of radiation by the auxiliary semiconductor device and to trigger avalanche breakdown in the semiconductor device by absorption of the radiation in the semiconductor device. The semiconductor device includes a pn junction between a first layer of a first conductivity type buried below a surface of a semiconductor body and a doped semiconductor region of a second conductivity type disposed between the surface and the first layer.
    Type: Grant
    Filed: September 6, 2013
    Date of Patent: February 16, 2016
    Assignee: Infineon Technologies AG
    Inventors: Joost Willemen, Michael Mayerhofer, Ulrich Glaser, Yiqun Cao, Andreas Meiser, Magnus-Maria Hell, Matthias Stecher, Julien Lebon
  • Publication number: 20150249078
    Abstract: An integrated circuit having an ESD protection structure is described. One embodiment includes a circuit section interconnected with a first terminal and with a second terminal and being operable at voltage differences between the first terminal and second terminal of greater than +10 V and less than ?10 V. The integrated circuit additionally includes an ESD protection structure operable to protect the circuit section against electrostatic discharge between the first terminal and the second terminal. The ESD protection structure is operable with voltage differences between the first and second terminals of greater than +10 V and less than ?10 V without triggering. The ESD protection structure is electrically and optically coupled to a photon source such that photons emitted by the photon source upon ESD pulse loading are absorbable in the ESD protection structure and an avalanche breakdown is initiatable by electron-hole pairs generated by the absorbed photons.
    Type: Application
    Filed: February 23, 2015
    Publication date: September 3, 2015
    Inventors: Yiqun Cao, Ulrich Glaser, Magnus-Maria Hell, Julien Lebon, Michael Mayerhofer, Andreas Meiser, Matthias Stecher, Joost Willemen
  • Publication number: 20150069424
    Abstract: A semiconductor component includes an auxiliary semiconductor device configured to emit radiation. The semiconductor component further includes a semiconductor device. An electrical coupling and an optical coupling between the auxiliary semiconductor device and the semiconductor device are configured to trigger emission of radiation by the auxiliary semiconductor device and to trigger avalanche breakdown in the semiconductor device by absorption of the radiation in the semiconductor device. The semiconductor device includes a pn junction between a first layer of a first conductivity type buried below a surface of a semiconductor body and a doped semiconductor region of a second conductivity type disposed between the surface and the first layer.
    Type: Application
    Filed: September 6, 2013
    Publication date: March 12, 2015
    Inventors: Joost Willemen, Michael Mayerhofer, Ulrich Glaser, Yiqun Cao, Andreas Meiser, Magnus-Maria Hell, Matthias Stecher, Julien Lebon