Patents by Inventor Jun-Jyeh Hsiao

Jun-Jyeh Hsiao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7555737
    Abstract: For accomplishing a circuit design, a first physical design is implemented according to a first netlist to obtain a first physical layout of a circuit. The first physical layout of the circuit is processed to obtain a first timing data. The first timing data is then inputted for timing verification of the first netlist. If the first netlist does not pass the verification, the first netlist is modified into a second netlist, while defining a modified portion of the netlist. Then, the modified portion of netlist is processed to obtain a second timing data, and the second timing data is used to overwrite a part of the first timing data. The first physical design is modified into a second physical design according to the second netlist only when the second netlist with the first timing data overwritten by the second timing data passes the timing verification, thereby improving time efficiency.
    Type: Grant
    Filed: November 29, 2006
    Date of Patent: June 30, 2009
    Assignee: Dorado Design Automation, Inc.
    Inventors: Hsien Ming Liu, Chien Jung Hsin, Jun Jyeh Hsiao, Sheng Chun Lee, Chun Wei Lo
  • Publication number: 20070124712
    Abstract: For accomplishing a circuit design, a first physical design is implemented according to a first netlist to obtain a first physical layout of a circuit. The first physical layout of the circuit is processed to obtain a first timing data. The first timing data is then inputted for timing verification of the first netlist. If the first netlist does not pass the verification, the first netlist is modified into a second netlist, while defining a modified portion of the netlist. Then, the modified portion of netlist is processed to obtain a second timing data, and the second timing data is used to overwrite a part of the first timing data. The first physical design is modified into a second physical design according to the second netlist only when the second netlist with the first timing data overwritten by the second timing data passes the timing verification, thereby improving time efficiency.
    Type: Application
    Filed: November 29, 2006
    Publication date: May 31, 2007
    Applicant: DORADO DESIGN AUTOMATION, INC.
    Inventors: Hsien Ming Liu, Chien Jung Hsin, Jun Jyeh Hsiao, Sheng Chun Lee, Chun Wei Lo
  • Publication number: 20050251776
    Abstract: An integrated circuit design system has a second interface for displaying a plurality of description instructions corresponding to a specific integrated circuit according to a variety of display instructions, a first interface for inputting the display instructions and for updating a description instruction displayed on the second interface according to a display instruction input to the second interface, and a logic unit for updating remaining description instructions of the plurality of description instructions according to an updated description instruction updated by the first interface.
    Type: Application
    Filed: August 12, 2004
    Publication date: November 10, 2005
    Inventors: Chien-Jung Hsin, Jun-Jyeh Hsiao, Sheng-Chun Lee
  • Patent number: 6925614
    Abstract: System and method for integrated circuit (IC) design using silicon intellectual property (IP) libraries that permits the protecting of the designs of circuits in the silicon IP while allowing correctness verification of the IC design. A preferred embodiment comprises a phantom cell (for example, phantom cell 505) that contains circuit elements (for example, circuit element EL-A 510) connected to each input/output pin of the phantom cell. The inclusion of the circuit elements permits an engineering design tool to check for improperly connected wiring.
    Type: Grant
    Filed: April 1, 2003
    Date of Patent: August 2, 2005
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Cheng-Yu Lu, Jun-Jyeh Hsiao, Louis Liu
  • Patent number: 6912703
    Abstract: A layout structure and method are described for the layout of chips having libraries of standard cells which minimizes voltage fluctuations on power buses caused by switching circuits in the standard cells. Typically these standard cells are arranged in a row between two power buses. In this invention the standard cells are partitioned into first cells and second cells which can be combined to form the standard cell circuit. The first cells are arranged in a first row and the second cells are arranged in a second row. A first power bus is located above the first row of first cells and a second power bus is located below the second row of second cells. The first power bus and second power bus are electrically connected together. The first power bus supplies a first power supply voltage to the first cells and the second power bus supplies the first power supply voltage to the second cells.
    Type: Grant
    Filed: March 19, 2001
    Date of Patent: June 28, 2005
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Shao-Yu Wang, Chien-Te Wu, Jun-Jyeh Hsiao
  • Publication number: 20040199885
    Abstract: System and method for integrated circuit (IC) design using silicon intellectual property (IP) libraries that permits the protecting of the designs of circuits in the silicon IP while allowing correctness verification of the IC design. A preferred embodiment comprises a phantom cell (for example, phantom cell 505) that contains circuit elements (for example, circuit element EL-A 510) connected to each input/output pin of the phantom cell. The inclusion of the circuit elements permits an engineering design tool to check for improperly connected wiring.
    Type: Application
    Filed: April 1, 2003
    Publication date: October 7, 2004
    Inventors: Cheng-Yu Lu, Jun-Jyeh Hsiao, Louis Liu
  • Publication number: 20040168141
    Abstract: A layout structure and method are described for the layout of chips having libraries of standard cells which minimizes voltage fluctuations on power buses caused by switching circuits in the standard cells. Typically these standard cells are arranged in a row between two power buses. In this invention the standard cells are partitioned into first cells and second cells which can be combined to form the standard cell circuit. The first cells are arranged in a first row and the second cells are arranged in a second row. A first power bus is located above the first row of first cells and a second power bus is located below the second row of second cells. The first power bus and second power bus are electrically connected together. The first power bus supplies a first power supply voltage to the first cells and the second power bus supplies the first power supply voltage to the second cells.
    Type: Application
    Filed: March 19, 2001
    Publication date: August 26, 2004
    Applicant: Taiwan Semiconductor Manufacturing Company
    Inventors: Shao-Yu Wang, Chien-Te Wu, Jun-Jyeh Hsiao
  • Patent number: 6594809
    Abstract: Antenna diodes used to correct antenna rule violations during the design and formation of integrated circuits are defined within filler cells laid out on the IC chip following the layout of standard electronic module cells and routing of electrical conductors on the chip. The filler cells are disposed in gaps between standard cells containing the electronic modules. The diodes are formed in unconnected pairs that are selectively connected to each other and to an adjacent conductor in order to correct antenna rule violations. Low current leakage is achieved as a result of the use of a fewer number of diode circuits, and the fact that they remain unconnected until used to correct an antenna rule violation.
    Type: Grant
    Filed: November 29, 2000
    Date of Patent: July 15, 2003
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Shao-Yu Wang, Wen-Hsiang Huang, Hsiao-Pin Su, Jun-Jyeh Hsiao
  • Publication number: 20020066067
    Abstract: Antenna diodes used to correct antenna rule violations during the design and formation of integrated circuits are defined within filler cells laid out on the IC chip following the layout of standard electronic module cells and routing of electrical conductors on the chip. The filler cells are disposed in gaps between standard cells containing the electronic modules. The diodes are formed in unconnected pairs that are selectively connected to each other and to an adjacent conductor in order to correct antenna rule violations. Low current leakage is achieved as a result of the use of a fewer number of diode circuits, and the fact that they remain unconnected until used to correct an antenna rule violation.
    Type: Application
    Filed: November 29, 2000
    Publication date: May 30, 2002
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Shao-Yu Wang, Wen-Hsiang Huang, Hsiao-Pin Su, Jun-Jyeh Hsiao