Patents by Inventor Jung-Do Lee

Jung-Do Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240067065
    Abstract: Provided is a duct docking device for a ventilation seat of a vehicle. The duct docking device enables air to be easily blown to a seatback and a seat cushion with a passenger in a seat using only one blower by enabling a seatback duct mounted at the seatback and a seat cushion duct mounted at the seat cushion to be hermetically docked through a connector duct, etc. at an unfolded position of the seatback in which a passenger can sit, and by enabling the seatback duct mounted at the seatback and the seat cushion duct mounted at the seat cushion to be separated from each other at a folded position of the seatback in consideration of that there is no passenger in the seat.
    Type: Application
    Filed: December 21, 2022
    Publication date: February 29, 2024
    Inventors: Deok Soo Lim, Sang Hark Lee, Sang Soo Lee, Jung Sang You, Sang Do Park, Chan Ho Jung, Gun Chu Park, Gi Tae Jo, Jin Sik Kim, Hee Dong Yoon, Ho Sub Lim, Jae Hyun Park
  • Publication number: 20190190723
    Abstract: Provided are an authentication system and method, and a user terminal, an authentication server, and a service server for performing the authentication method. According to embodiments of the present invention, a complex authentication procedure carried out in the conventional FIDO authentication technology is simplified using a second public key of which the integrity has been checked, so that a transaction occurring in an authentication procedure can be minimized. Such an authentication method is advantageously suitable to provide a service requiring fast authentication, such as security buying and selling or futures trading.
    Type: Application
    Filed: August 3, 2017
    Publication date: June 20, 2019
    Applicant: SAMSUNG SDS CO., LTD.
    Inventors: Jung Do LEE, Jae Hyuk CHO, Sung Taek PARK
  • Patent number: 9343535
    Abstract: A semiconductor package includes a first package board, a first semiconductor chip arranged on the first package board, a heat transfer layer arranged on the first semiconductor chip, a heat spreader arranged on the heat transfer layer, and a housing having a molding part arranged on the first package board and directly surrounding side surfaces of the first semiconductor chip and a guide wall arranged on the molding part, with the guide wall spaced apart from the heat spreader and surrounding side surfaces of the heat spreader.
    Type: Grant
    Filed: September 6, 2013
    Date of Patent: May 17, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Do Lee, Tae-Woo Kang, Dong-Han Kim, Jang-Woo Lee
  • Publication number: 20140084442
    Abstract: A semiconductor package includes a first package board, a first semiconductor chip arranged on the first package board, a heat transfer layer arranged on the first semiconductor chip, a heat spreader arranged on the heat transfer layer, and a housing having a molding part arranged on the first package board and directly surrounding side surfaces of the first semiconductor chip and a guide wall arranged on the molding part, with the guide wall spaced apart from the heat spreader and surrounding side surfaces of the heat spreader.
    Type: Application
    Filed: September 6, 2013
    Publication date: March 27, 2014
    Inventors: Jung-Do Lee, Tae-Woo Kang, Dong-Han Kim, Yang-Hoon Ahn, Jang-Woo Lee, Dae-Young Choi
  • Publication number: 20140061890
    Abstract: A semiconductor package may include a semiconductor chip mounted on a substrate, a molding part protecting the semiconductor chip and having a top surface at a substantially equal height to a top surface of the semiconductor chip, a heat exhausting part on the molding part and the semiconductor chip, and an adhesive part between the heat exhausting part and the molding part and between the heat exhausting part and the semiconductor chip. An interface between the heat exhausting part and the adhesive part has a concave-convex structure.
    Type: Application
    Filed: August 29, 2013
    Publication date: March 6, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jung-Do Lee, Taewoo Kang, Donghan Kim, JongBo Shim, Yang-hoon Ahn, SeokWon Lee, Dae-young Choi
  • Patent number: 8623743
    Abstract: Provided is a semiconductor chip. The semiconductor chip includes a semiconductor substrate including a main chip region and a scribe lane region surrounding the main chip region. An insulating layer is disposed over the semiconductor substrate. A guard ring is disposed in the insulating layer in the scribe lane region. The guard ring surrounds at least a portion of the main chip region. The guard ring has a brittleness greater than a brittleness of the insulating layer.
    Type: Grant
    Filed: January 15, 2013
    Date of Patent: January 7, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Do Lee, JongKook Kim, SeokWon Lee, Jaesik Lee, Hohyeuk Im, Su-Min Park
  • Publication number: 20130241044
    Abstract: According to example embodiments, a semiconductor package includes a first semiconductor chip is on a first substrate, a protective layer directly on the first semiconductor chip, and an encapsulant covering an upper surface of the first substrate. The encapsulant may contact side surfaces of the first semiconductor chip and the protective layer.
    Type: Application
    Filed: November 5, 2012
    Publication date: September 19, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyun-Ki KIM, Jung-Do LEE, Yang-Hoon AHN, Sun-Hye LEE, Dae-Young CHOI
  • Patent number: 8354735
    Abstract: Provided is a semiconductor chip. The semiconductor chip includes a semiconductor substrate including a main chip region and a scribe lane region surrounding the main chip region. An insulating layer is disposed over the semiconductor substrate. A guard ring is disposed in the insulating layer in the scribe lane region. The guard ring surrounds at least a portion of the main chip region. The guard ring has a brittleness greater than a brittleness of the insulating layer.
    Type: Grant
    Filed: September 3, 2010
    Date of Patent: January 15, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Do Lee, Jongkook Kim, Seok Won Lee, Jaesik Lee, Hohyeuk Im, Su-min Park
  • Patent number: 8304876
    Abstract: Provided is a semiconductor package and a method for fabricating the semiconductor package. The semiconductor package may include a first package having a first semiconductor chip mounted on a first substrate and a second package having a second semiconductor chip mounted on a second substrate, the second substrate being bent to cover a side of the first package to contact the first substrate such that the first and second packages are connected electrically.
    Type: Grant
    Filed: August 12, 2009
    Date of Patent: November 6, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hak-Kyoon Byun, Taehoon Kim, Jongkook Kim, Sang-Uk Han, Jung-Do Lee, Seonhyang You
  • Publication number: 20120199964
    Abstract: An electronic device includes a lower electronic part including a lower substrate, a lower chip structure disposed on the lower substrate, and a lower molding layer covering the lower chip structure and having a recessed region in an upper surface of the lower molding layer, and an upper electronic part including an upper substrate disposed on the lower electronic part, and an upper chip structure projecting from the upper substrate, wherein the recessed region of the lower molding layer receives the upper chip structure.
    Type: Application
    Filed: April 19, 2012
    Publication date: August 9, 2012
    Inventors: JUNG-DO LEE, Hale-Kyoon Byun, Tae-Hun Kim, Sang-Uk Han, Seon-Hyang You
  • Patent number: 8184449
    Abstract: An electronic device includes a lower electronic part including a lower substrate, a lower chip structure disposed on the lower substrate, and a lower molding layer covering the lower chip structure and having a recessed region in an upper surface of the lower molding layer, and an upper electronic part including an upper substrate disposed on the lower electronic part, and an upper chip structure projecting from the upper substrate, wherein the recessed region of the lower molding layer receives the upper chip structure.
    Type: Grant
    Filed: September 8, 2008
    Date of Patent: May 22, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Do Lee, Hak-Kyoon Byun, Tae-Hun Kim, Sang-Uk Han, Seon-Hyang You
  • Publication number: 20110057297
    Abstract: Provided is a semiconductor chip. The semiconductor chip includes a semiconductor substrate including a main chip region and a scribe lane region surrounding the main chip region. An insulating layer is disposed over the semiconductor substrate. A guard ring is disposed in the insulating layer in the scribe lane region. The guard ring surrounds at least a portion of the main chip region. The guard ring has a brittleness greater than a brittleness of the insulating layer.
    Type: Application
    Filed: September 3, 2010
    Publication date: March 10, 2011
    Inventors: Jung-Do Lee, Jongkook Kim, Seok Won Lee, Jaesik Lee, Hohyeuk Im, Su-min Park
  • Publication number: 20100038765
    Abstract: Provided is a semiconductor package and a method for fabricating the semiconductor package. The semiconductor package may include a first package having a first semiconductor chip mounted on a first substrate and a second package having a second semiconductor chip mounted on a second substrate, the second substrate being bent to cover a side of the first package to contact the first substrate such that the first and second packages are connected electrically.
    Type: Application
    Filed: August 12, 2009
    Publication date: February 18, 2010
    Inventors: Hak-Kyoon Byun, Taehoon Kim, Jongkook Kim, Sang-Uk Han, Jung-Do Lee, Seonhyang You
  • Publication number: 20090085185
    Abstract: A stack-type semiconductor package, a method of forming the same, and an electronic system including the same are provided. The stack-type semiconductor package includes: a lower printed circuit board having a plurality of connection bumps disposed on an upper surface of the lower printed circuit board and a plurality of lower interconnections; at least one first lower chip sequentially stacked on the lower printed circuit board and electrically connected to the plurality of lower interconnections; a lower molding resin compound disposed on the lower printed circuit board and covering the first lower chips; a double-sided wiring board bonded to the lower molding resin compound and electrically connected to the connection bumps; and an upper chip package bonded to the double-sided wiring board and having upper bumps electrically connected to an interconnection pattern of the double-sided wiring board.
    Type: Application
    Filed: September 26, 2008
    Publication date: April 2, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hak-Kyoon BYUN, Tae-Hun KIM, Sang-Uk HAN, Jung-Do LEE, Seon-Hyang YOU
  • Publication number: 20090067143
    Abstract: An electronic device includes a lower electronic part including a lower substrate, a lower chip structure disposed on the lower substrate, and a lower molding layer covering the lower chip structure and having a recessed region in an upper surface of the lower molding layer, and an upper electronic part including an upper substrate disposed on the lower electronic part, and an upper chip structure projecting from the upper substrate, wherein the recessed region of the lower molding layer receives the upper chip structure.
    Type: Application
    Filed: September 8, 2008
    Publication date: March 12, 2009
    Inventors: Jung-Do Lee, Hak-Kyoon Byun, Tae-Hun Kim, Sang-Uk Han, Seon-Hyang You