Patents by Inventor Jung Joo Kim

Jung Joo Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090189284
    Abstract: A semiconductor device includes an inter-metal dielectric (IMD) formed on a substrate and having at least one via hole, a via hole formed by filling the via hole with a first metal, a reductant layer formed on the via plug and the inter-metal dielectric to a predetermined thickness, and a metal line layer formed by depositing a second metal on the reductant layer.
    Type: Application
    Filed: April 1, 2009
    Publication date: July 30, 2009
    Inventor: JUNG JOO KIM
  • Patent number: 7524749
    Abstract: A method for forming a metallization contact in a semiconductor device includes (a) forming an insulating layer on a semiconductor substrate including an active device region or a lower metal wire; (b) forming a contact hole to expose a portion of the active device region or lower metal wire by etching a portion of the insulating layer; (c) depositing a first TiN layer on the insulating layer and inside the contact hole by a PVD process using a first carrier gas composition of nitrogen (N2) and argon (Ar); (d) depositing a second TiN layer on the first TiN layer by a PVD process using a second carrier gas composition of nitrogen (N2) and argon (Ar); and (e) forming a metal layer on the second TiN layer.
    Type: Grant
    Filed: December 28, 2005
    Date of Patent: April 28, 2009
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Jung Joo Kim
  • Patent number: 7344974
    Abstract: A method for forming a metallization contact in a semiconductor device includes the steps of: (a) forming an insulating layer on a semiconductor substrate including an active device region; (b) forming a contact hole to expose a portion of the active device region by etching a portion of the insulating layer; (c) forming a CVD TiN layer on the insulating layer and inside the contact hole; (d) forming a PVD TiN layer on the CVD TiN layer using ionized metal plasma sputtering; and (e) forming a metal layer on the PVD TiN layer.
    Type: Grant
    Filed: December 29, 2005
    Date of Patent: March 18, 2008
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Jung Joo Kim
  • Patent number: 7306989
    Abstract: A fabricating method of a semiconductor device includes: forming a first metal layer on a substrate and patterning the first metal layer to form a bottom metal line and a bottom electrode of a capacitor; forming an interlayer insulating layer on the resulting structure; forming a via hole in the interlayer insulating layer and forming a contact; etching the interlayer insulating layer to form a trench exposing the bottom electrode; forming a dielectric layer on the resulting structure, and removing the dielectric layer formed outside the trench; and forming a second metal layer on the resulting structure to form a top metal line and a top electrode of the capacitor.
    Type: Grant
    Filed: December 30, 2005
    Date of Patent: December 11, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Jung Joo Kim
  • Patent number: 7297630
    Abstract: A method of fabricating a via and a trench is disclosed. A disclosed method comprises: forming a via hole and a trench in a interlayer dielectric layer on a semiconductor substrate where a predetermined device is formed; depositing a thin Hf layer on the substrate; performing a thermal treatment of the substrate to getter oxygen and forming a barrier layer; and filling copper into the via hole and the trench.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: November 20, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Jung Joo Kim
  • Patent number: 7259096
    Abstract: A method for forming an Al interconnect is disclosed. A disclosed method comprises: depositing a Ti layer on a substrate having predetermined devices; depositing a TiN layer on the entire surface of the Ti layer by performing a CVD process; performing a plasma treatment for the TiN layer; depositing an Al layer on the TiN layer; and forming an ARC on the entire surface of the Al layer.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: August 21, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Jung Joo Kim
  • Patent number: 7256122
    Abstract: The present invention provides a Cu line and method of forming the same, by which reliability (e.g., EM, BTS and the like) can be enhanced by replacing SiN by HfOx, which plays a role as a protective layer and/or an etch stop layer on a Cu line, prevents or inhibits galvanic corrosion due to Cu oxide, and inhibits or reduces additional formation of Cu oxide by gathering or scavenging oxygen atoms from —OH, O2, and H2O. The present method includes the steps of forming a trench in an insulating layer on a substrate, forming a planarized Cu layer in the trench, forming a HfOx layer on the planarized Cu layer, and thermally treating the substrate.
    Type: Grant
    Filed: December 29, 2004
    Date of Patent: August 14, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Jung Joo Kim
  • Patent number: 7122419
    Abstract: A fabrication of a capacitor in a semiconductor is simplified by using nitrogen plasma in forming an aluminum nitride layer functioning as an insulation layer on the aluminum layer disposed in a capacitor region. Subsequently, a planarized IMD (inter-metal dielectric) layer is obtained, facilitating via etching process.
    Type: Grant
    Filed: December 26, 2002
    Date of Patent: October 17, 2006
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Jung Joo Kim
  • Patent number: 7098134
    Abstract: A method of fabricating a semiconductor device is provided, by which oxide on a Cu surface after via-etch can be removed using Hf (hafnium) as a barrier material. The method includes the steps of forming a Cu line in at least one protective insulating layer on a substrate, forming a via hole in the protective insulating layer to expose a portion of the Cu line, forming an Hf-containing layer in the via hole to cover the exposed portion of the embedded Cu line, and forming a conductive layer over the Hf-containing layer.
    Type: Grant
    Filed: December 29, 2004
    Date of Patent: August 29, 2006
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Jung Joo Kim
  • Publication number: 20050142833
    Abstract: The present invention provides a Cu line and method of forming the same, by which reliability (e.g., EM, BTS and the like) can be enhanced by replacing SiN by HfOx, which plays a role as a protective layer and/or an etch stop layer on a Cu line, prevents or inhibits galvanic corrosion due to Cu oxide, and inhibits or reduces additional formation of Cu oxide by gathering or scavenging oxygen atoms from —OH, O2, and H2O. The present method includes the steps of forming a trench in an insulating layer on a substrate, forming a planarized Cu layer in the trench, forming a HfOx layer on the planarized Cu layer, and thermally treating the substrate.
    Type: Application
    Filed: December 29, 2004
    Publication date: June 30, 2005
    Inventor: Jung Joo Kim
  • Publication number: 20040077141
    Abstract: A fabrication of a capacitor in a semiconductor is simplified by using nitrogen plasma in forming an aluminum nitride layer functioning as an insulation layer on the aluminum layer disposed in a capacitor region. Subsequently, a planarized IMD (inter-metal dielectric) layer is obtained, facilitating via etching process.
    Type: Application
    Filed: December 26, 2002
    Publication date: April 22, 2004
    Applicant: ANAM Semiconductor, Inc.
    Inventor: Jung-Joo Kim