Patents by Inventor Junko Kumagai

Junko Kumagai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7315997
    Abstract: A design support apparatus includes a unit that inputs a user net list created by using hard macro cells excluding test circuits, and a unit that arranges hard macro cells using a frame into which hard macro cells, where timing-converged physical information includes test terminals, and test circuits are embedded as arrangement/wiring information. Moreover, includes a unit that arranges and wires the test circuits using the arrangement/wiring information of the test circuit embedded into the frame, a unit that recognizes arrangement/wiring information where the arrangement/wiring information of the test circuits is removed from arrangement/wiring information obtained by wiring, and a unit outputs a net list of a logic structure.
    Type: Grant
    Filed: May 17, 2004
    Date of Patent: January 1, 2008
    Assignee: Fujitsu Limited
    Inventors: Hitoshi Watanabe, Hideaki Konishi, Yuko Katoh, Kazuyuki Yamamura, Naoko Karasawa, Takeshi Doi, Osamu Ōkano, Junko Kumagai, Koichi Itaya, Daisuke Tsukuda, Ryuji Shimizu, Toshihito Shimizu
  • Publication number: 20070168816
    Abstract: An apparatus enables a high quality test to be carried out within a short time, without forcing a severe design limitation on the designer and without an expensive tester. The apparatus includes a pattern generator built in an integrated circuit to generate pseudo random patterns as test patterns. A plurality of shift registers are configured with sequential circuit elements inside said integrated circuit. An automatic test pattern generating unit generates ATPG patterns. A pattern modifier modifies a portion, to which a predetermined value is required to be set in order to detect a fault, in said pseudo random patterns generated by said pattern generator, on a basis of said ATPG patterns, and inputs said modified pseudo random patterns to said shift registers.
    Type: Application
    Filed: December 29, 2006
    Publication date: July 19, 2007
    Applicant: FUJITSU LIMITED
    Inventors: Takahisa Hiraide, Hitoshi Yamanaka, Junko Kumagai, Hideaki Konishi, Daisuke Maruyama
  • Patent number: 7178078
    Abstract: An apparatus enables a high quality test to be carried out within a short time, without forcing a severe design limitation on the designer and without an expensive tester. The apparatus includes a pattern generator built in an integrated circuit to generate pseudo random patterns as test patterns. A plurality of shift registers are configured with sequential circuit elements inside said integrated circuit. An automatic test pattern generating unit generates ATPG patterns. A pattern modifier modifies a portion, to which a predetermined value is required to be set in order to detect a fault, in said pseudo random patterns generated by said pattern generator, on a basis of said ATPG patterns, and inputs said modified pseudo random patterns to said shift registers.
    Type: Grant
    Filed: December 4, 2001
    Date of Patent: February 13, 2007
    Assignee: Fujitsu Limited
    Inventors: Takahisa Hiraide, Hitoshi Yamanaka, Junko Kumagai, Hideaki Konishi, Daisuke Maruyama
  • Publication number: 20050172254
    Abstract: A design support apparatus includes a unit that inputs a user net list created by using hard macro cells excluding test circuits, and a unit that arranges hard macro cells using a frame into which hard macro cells, where timing-converged physical information includes test terminals, and test circuits are embedded as arrangement/wiring information. Moreover, includes a unit that arranges and wires the test circuits using the arrangement/wiring information of the test circuit embedded into the frame, a unit that recognizes arrangement/wiring information where the arrangement/wiring information of the test circuits is removed from arrangement/wiring information obtained by wiring, and a unit outputs a net list of a logic structure.
    Type: Application
    Filed: May 17, 2004
    Publication date: August 4, 2005
    Applicant: FUJITSU LIMITED
    Inventors: Hitoshi Watanabe, Hideaki Konishi, Yuko Katoh, Kazuyuki Yamamura, Naoko Karasawa, Takeshi Doi, Osamu Okano, Junko Kumagai, Koichi Itaya, Daisuke Tsukuda, Ryuji Shimizu, Toshihito Shimizu
  • Publication number: 20020124217
    Abstract: An apparatus enables a high quality test to be carried out within a short time, without forcing a severe design limitation on the designer and without an expensive tester. The apparatus comprises a pattern generator built in an integrated circuit to generate a test pattern, a plurality of shift registers configured with sequential circuit elements F/Fs inside the integrated circuit, and a pattern modifier modifying the test pattern generated by the pattern generator according to an external input, and inputting it to the plural shift registers. The apparatus is used as a testing apparatus for detecting manufacturing failure of an integrated circuit such as an LSI (Large Scale Integration) or the like.
    Type: Application
    Filed: December 4, 2001
    Publication date: September 5, 2002
    Applicant: FUJITSU LIMITED
    Inventors: Takahisa Hiraide, Hitoshi Yamanaka, Junko Kumagai, Hideaki Konishi, Daisuke Maruyama