Patents by Inventor Junko Nakase

Junko Nakase has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6675183
    Abstract: There is provided a filtering circuit whose circuit scale is small and which is suitable for a digital data string in which data of luminance signals Y and color-difference signals Cb and Cr are regularly inserted or multiplexed. The digital filtering circuit comprises a delay line composed of a plurality of D flip-flops which is operative with frequency of the data string in which the luminance signals Y and the color-difference signals Cb and Cr are regularly inserted or multiplexed a plurality of multipliers for multiplying a plurality of taps of the delay line by respective coefficients and an adder for adding outputs of said multipliers, wherein the taps connected to the multipliers is switched by selectors. It allows one digital filtering circuit to be used for processing the signals Y, Cb and Cr in a time division manner to realize the digital filtering circuit which uses less multipliers and adders and whose circuit scale is small.
    Type: Grant
    Filed: January 17, 2002
    Date of Patent: January 6, 2004
    Assignee: Hitachi, Ltd.
    Inventors: Junko Nakase, Takashi Nakamoto
  • Publication number: 20020059352
    Abstract: There is provided a filtering circuit whose circuit scale is small and which is suitable for a digital data string in which data of luminance signals Y and color-difference signals Cb and Cr are regularly inserted or multiplexed. The digital filtering circuit comprises a delay line composed of a plurality of D flip-flops which is operative with frequency of the data string in which the luminance signals Y and the color-difference signals Cb and Cr are regularly inserted or multiplexed a plurality of multipliers for multiplying a plurality of taps of the delay line by respective coefficients and an adder for adding outputs of said multipliers, wherein the taps connected to the multipliers is switched by selectors. It allows one digital filtering circuit to be used for processing the signals Y, Cb and Cr in a time division manner to realize the digital filtering circuit which uses less multipliers and adders and whose circuit scale is small.
    Type: Application
    Filed: January 17, 2002
    Publication date: May 16, 2002
    Applicant: Hitachi, Ltd.
    Inventors: Junko Nakase, Takashi Nakamoto
  • Patent number: 6377968
    Abstract: There is provided a filtering circuit whose circuit scale is small and which is suitable for a digital data string in which data of luminance signals Y and color-difference signals Cb and Cr are regularly inserted or multiplexed. The digital filtering circuit includes a delay line composed of a plurality of D flip-flops which is operative with frequency of the data string in which the luminance signals Y and the color-difference signals Cb and Cr are regularly inserted or multiplexed a plurality of multipliers for multiplying a plurality of taps of the delay line by respective coefficients and an adder for adding outputs of said multipliers, wherein the taps connected to the multipliers is switched by selectors. It allows one digital filtering circuit to be used for processing the signals Y, Cb and Cr in a time division manner to realize the digital filtering circuit which uses less multipliers and adders and whose circuit scale is small.
    Type: Grant
    Filed: April 15, 1999
    Date of Patent: April 23, 2002
    Assignee: Hitachi, Ltd.
    Inventors: Junko Nakase, Takashi Nakamoto
  • Patent number: 5742361
    Abstract: A data demultiplexer includes a write controller, a memory, an analyzing processing unit, and transfer control units. The write controller writes packets which have arrived thereat into the memory in the order of arrival and sends the write information to the analyzing processing unit. The analyzing processing unit analyzes packets in the order of arrival on the basis of the write information and sends only the result of analysis to the transfer control units. On the basis of the result of analysis, the transfer control units send data read from the memory in the order of packet arrival to the decoder. A data demultiplexer capable of reducing the processing in the analyzing processing unit can be provided.
    Type: Grant
    Filed: November 29, 1996
    Date of Patent: April 21, 1998
    Assignee: Hitachi, Ltd.
    Inventors: Junko Nakase, Yukio Fujii, Hiroshi Gunji, Katsumi Matsuno
  • Patent number: 5438577
    Abstract: An error correcting system for performing error correction for error codewords received sequentially in a codeword string on a pipeline processing basis. The system comprises a processing block for generating syndrome data on the basis of parity symbols of each of the codewords, a processing block for performing logical processing operation to derive error locations and error values on the basis of the syndrome data, and a processing block for performing correcting operation for delayed codewords based on the error locations and values. These three processing blocks start their processing operation when receiving individual control signals based on reset signals indicative of leading heads of the respective codewords in the string and delayed by mutually different delay times. With regard to incomplete ones of the codewords that are shorter than a right correct codeword length, the logical processing operation for the error location and error evaluation as well as the error correcting operation is inhibited.
    Type: Grant
    Filed: April 15, 1992
    Date of Patent: August 1, 1995
    Assignee: Hitachi, Ltd.
    Inventors: Junko Nakase, Nobukazu Doi
  • Patent number: 5235538
    Abstract: The present invention features performance of operation processing between a signal obtained by converting a coefficient into a Booth code with a Booth encoder, storing the Booth code in a memory device in advance and reading out the stored Booth code for processing an input signal in a semiconductor operation device or a digital filter. As a result, a coding operation by a Booth encoder of the present invention will be performed only once at the time of rewriting a coefficient and will not be repeated, thereby enabling a high-speed operation and realizing reduction of circuit scale at the same time by using an encoded Booth code directly in an operation after a coefficient has been determined.
    Type: Grant
    Filed: September 9, 1991
    Date of Patent: August 10, 1993
    Assignees: Hitachi, Ltd., Hitachi Device Engineering Co., Ltd.
    Inventors: Norio Sumi, Hirotsugu Kojima, Junko Nakase
  • Patent number: 5222035
    Abstract: When each sample is expressed by digital signals of 8 bits, 8 bits constituting each of the digital signals are divided into data of upper 5 bits including the most significant bit, and data of lower 4 bits including the least significant bit. These two data are respectively inputted to two filter circuit units, and are simultaneously subjected to a filtering process separately. Outputs of these two filter circuit units are inputted to an adder. In the adder, the output of the filter circuit unit being data of upper 5 bits subjected to a filtering process is weighted by a factor of 2 to the 4th power, and the weighted output is added to the output of the other filter circuit unit. The results of adding are outputted from the adder as signals obtained by the original digital signals of 8 bits subjected to the filtering process.
    Type: Grant
    Filed: May 28, 1991
    Date of Patent: June 22, 1993
    Assignee: Hitachi, Ltd.
    Inventors: Junko Nakase, Hirotsugu Kojima