Patents by Inventor Junxiao Chen

Junxiao Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190305598
    Abstract: A converter comprises a first switch, a capacitor and a second switch connected in series between an input voltage source and an output filter, a third switch connected between a common node of the first switch and the capacitor, and a common node of the second switch and the output filter and a fourth switch connected between a common node of the capacitor and the second switch, and ground.
    Type: Application
    Filed: September 17, 2018
    Publication date: October 3, 2019
    Inventors: Junxiao Chen, Jinbiao Huang, Zeng Li
  • Patent number: 9813056
    Abstract: An active voltage divider circuit is provided comprising: a first node; a second node; a third node; multiple FET load devices coupled in series between the first node and the second node; multiple first switches, each associated with a different FET load device and configured to selectably couple a respective associated bypass circuit between source and drain of its associated FET load device; and second switch circuitry configured to selectably couple a drain of a FET load device, from among the multiple FET load devices, to the third node.
    Type: Grant
    Filed: October 16, 2015
    Date of Patent: November 7, 2017
    Assignee: Analog Devices Global
    Inventors: Bin Shao, Danzhu Lu, Junxiao Chen
  • Publication number: 20170085263
    Abstract: An active voltage divider circuit is provided comprising: a first node; a second node; a third node; multiple FET load devices coupled in series between the first node and the second node; multiple first switches, each associated with a different FET load device and configured to selectably couple a respective associated bypass circuit between source and drain of its associated FET load device; and second switch circuitry configured to selectably couple a drain of a FET load device, from among the multiple FET load devices, to the third node.
    Type: Application
    Filed: October 16, 2015
    Publication date: March 23, 2017
    Inventors: Bin Shao, Danzhu Lu, Junxiao Chen
  • Patent number: 8928303
    Abstract: Apparatus and methods for generating a drive signal of a switching signal are disclosed. A first circuit receives an oscillating reference signal, a first compensation signal, a second compensation signal, and a third compensation signal. The first compensation signal is indicative of an error between an output voltage of a power converter and a reference voltage. The second compensation signal is indicative of the error relative to a threshold. The third compensation signal is indicative of an output current of the power converter. The first circuit generates a comparison signal having a waveform including pulses having durations based at least partly on a combination of the periodic reference signal, the first compensation signal, the second compensation signal, and the third compensation signal. A second circuit receives a clock signal and the comparison signal and generates a drive signal for activation and deactivation of a driver transistor.
    Type: Grant
    Filed: March 14, 2013
    Date of Patent: January 6, 2015
    Assignee: Analog Devices Technology
    Inventors: Zhijie Zhu, Junxiao Chen, Bin Shao
  • Patent number: 8887119
    Abstract: A method can reuse at least one pin in demultiplexing (demuxing) a voltage from a pin. The method can be used to set an accurate current limit threshold in a design for test (DFT) phase and, thus, to accurately set a trimming code of a current limiter. The method uses the property that a power MOSFET has almost a same conductive resistance at a large drain current. Thus, the current limit threshold can be set according to an accurate drain-to-source voltage Vds at a small current sink that is less than a maximum current that ATE is able to provide. An accurate voltage Vds can be measured through Kelvin sensing drain and source pins of the power MOSFET, which are connected to a current sense circuit.
    Type: Grant
    Filed: September 17, 2013
    Date of Patent: November 11, 2014
    Assignee: Analog Devices Technology
    Inventors: Roger Feng, Junxiao Chen, Bin Shao
  • Publication number: 20140282349
    Abstract: A method can reuse at least one pin in demultiplexing (demuxing) a voltage from a pin. The method can be used to set an accurate current limit threshold in a design for test (DFT) phase and, thus, to accurately set a trimming code of a current limiter. The method uses the property that a power MOSFET has almost a same conductive resistance at a large drain current. Thus, the current limit threshold can be set according to an accurate drain-to-source voltage Vds at a small current sink that is less than a maximum current that ATE is able to provide. An accurate voltage Vds can be measured through Kelvin sensing drain and source pins of the power MOSFET, which are connected to a current sense circuit.
    Type: Application
    Filed: September 17, 2013
    Publication date: September 18, 2014
    Applicant: ANALOG DEVICES TECHNOLOGY
    Inventors: Roger Feng, Junxiao Chen, Bin Shao
  • Publication number: 20140266122
    Abstract: Apparatus and methods for generating a drive signal of a switching signal are disclosed. A first circuit receives an oscillating reference signal, a first compensation signal, a second compensation signal, and a third compensation signal. The first compensation signal is indicative of an error between an output voltage of a power converter and a reference voltage. The second compensation signal is indicative of the error relative to a threshold. The third compensation signal is indicative of an output current of the power converter. The first circuit generates a comparison signal having a waveform including pulses having durations based at least partly on a combination of the periodic reference signal, the first compensation signal, the second compensation signal, and the third compensation signal. A second circuit receives a clock signal and the comparison signal and generates a drive signal for activation and deactivation of a driver transistor.
    Type: Application
    Filed: March 14, 2013
    Publication date: September 18, 2014
    Applicant: Analog Devices Technology
    Inventors: Zhijie Zhu, Junxiao Chen, Bin Shao