Patents by Inventor Junzhou LUO

Junzhou LUO has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250138053
    Abstract: An analog front-end chip and an oscilloscope are provided. The analog front-end chip is integrated with an input buffer module, a variable gain amplification module, and at least two output branches. An input end of the input buffer module is configured as an input end of the analog front-end chip, and an output end of the input buffer module is electrically connected to an input end of the variable gain amplification module. An input end of each of the output branches is electrically connected to an output end of the variable gain amplification module, and an output end of each of the output branches is configured as an output end of the analog front-end chip, wherein each of the output branches includes an output buffer module.
    Type: Application
    Filed: December 31, 2024
    Publication date: May 1, 2025
    Applicant: RIGOL TECHNOLOGIES CO., LTD.
    Inventors: Bo YAN, Jianwei Li, Chaomin Fang, Junzhou Luo, Yue Wang
  • Patent number: 11902015
    Abstract: Embodiments of the present application provide a multi-channel signal synchronization system, circuit, and method. The multi-channel signal synchronization system comprises a clock signal generation module, a synchronization signal generation module, and signal receiving modules; the clock signal generation module is configured to generate a first clock signal; the synchronization signal generation module is configured to generate a synchronization signal based on the first clock signal and transmit the synchronization signal to the clock signal generation module; the clock signal generation module generates second clock signals on the basis of the synchronization signal and transmits the second clock signals to the signal receiving modules; the synchronization signal generation module transmits the synchronization signal to the signal receiving modules.
    Type: Grant
    Filed: October 14, 2022
    Date of Patent: February 13, 2024
    Assignee: RIGOL TECHNOLOGIES CO., LTD.
    Inventors: Junzhou Luo, Chaomin Fang, Bo Yan, Yue Wang, Tiejun Wang, Weisen Li
  • Publication number: 20230032250
    Abstract: Embodiments of the present application provide a multi-channel signal synchronization system, circuit, and method. The multi-channel signal synchronization system comprises a clock signal generation module, a synchronization signal generation module, and signal receiving modules; the clock signal generation module is configured to generate a first clock signal; the synchronization signal generation module is configured to generate a synchronization signal based on the first clock signal and transmit the synchronization signal to the clock signal generation module; the clock signal generation module generates second clock signals on the basis of the synchronization signal and transmits the second clock signals to the signal receiving modules; the synchronization signal generation module transmits the synchronization signal to the signal receiving modules.
    Type: Application
    Filed: October 14, 2022
    Publication date: February 2, 2023
    Applicant: RIGOL TECHNOLOGIES CO., LTD.
    Inventors: Junzhou LUO, Chaomin FANG, Bo YAN, Yue WANG, Tiejun WANG, Weisen LI
  • Patent number: 11451236
    Abstract: A metastable state detection device and method, and an ADC circuit are disclosed. The metastable state detection device includes: a delay unit which is configured to receive a synchronization signal and delay the synchronization signal based on preset step delay values; a first flip-flop unit including a first clock input terminal, a first data input terminal and a first data output terminal, wherein the first clock input terminal is configured to receive a clock signal; the first data input terminal is configured to receive the delayed synchronization signal; a second flip-flop unit including a second clock input terminal, a second data input terminal and a second data output terminal; a processing module connected to the second data output terminal, which is configured to receive a target clock signal and detect a metastable state of the first flip-flop unit according to the target clock signal.
    Type: Grant
    Filed: May 9, 2020
    Date of Patent: September 20, 2022
    Assignee: RIGOL TECHNOLOGIES CO., LTD.
    Inventors: Bo Yan, Junzhou Luo, Yue Wang, Tiejun Wang, Weisen Li
  • Publication number: 20220109450
    Abstract: A metastable state detection device and method, and an ADC circuit are disclosed. The metastable state detection device includes: a delay unit which is configured to receive a synchronization signal and delay the synchronization signal based on preset step delay values; a first flip-flop unit including a first clock input terminal, a first data input terminal and a first data output terminal, wherein the first clock input terminal is configured to receive a clock signal; the first data input terminal is configured to receive the delayed synchronization signal; a second flip-flop unit including a second clock input terminal, a second data input terminal and a second data output terminal; a processing module connected to the second data output terminal, which is configured to receive a target clock signal and detect a metastable state of the first flip-flop unit according to the target clock signal.
    Type: Application
    Filed: May 9, 2020
    Publication date: April 7, 2022
    Inventors: Bo YAN, Junzhou LUO, Yue WANG, Tiejun WANG, Weisen LI