Patents by Inventor Jyothis S. Indirabhai

Jyothis S. Indirabhai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6643336
    Abstract: An offset estimation and bit timing system and method configured to detect a DC offset in a received signal is disclosed herein. The inventive system includes a first circuit for receiving and correlating a transmitted signal and generating a trigger signal in response thereto. A second circuit accumulates the received signal and provides a second signal on receipt of the trigger signal. The second signal is then converted to an offset error signal. The error signal is converted to analog and used as a reference input for an A/D converter. As an alternative, the error signal may be used to adjust the signal output by an intermediate frequency downconversion stage.
    Type: Grant
    Filed: April 18, 2000
    Date of Patent: November 4, 2003
    Assignee: Widcomm, Inc.
    Inventors: Hsiang-Tsuen Hsieh, Jyothis S. Indirabhai