Patents by Inventor Ka Yin Leung

Ka Yin Leung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10618522
    Abstract: An in-vehicle monitoring and intervention system for detecting whether a driver in a vehicle is drowsy by monitoring a plurality of physiological signals of the driver is provided. The in-vehicle monitoring and intervention system includes at least a processor and an apparatus, the apparatus can be integrated into a seat belt or attached thereto as a discrete hardware apparatus, which includes at least an ECG sensor, a respiratory sensor, an acceleration sensor, a filtering system, and an intervention module. The filtering system further comprises one or more filters for suppressing noise and reducing motion artifacts. The processor is configured to compare the detected physiological signals with the signals stored in a learning module of the in-vehicle monitoring and intervention system for determining the drowsiness state. If the driver is determined to be drowsy, a warning signal is outputted to alert the driver.
    Type: Grant
    Filed: March 22, 2019
    Date of Patent: April 14, 2020
    Assignee: Hong Kong Productivity Council (HKPC)
    Inventors: Yin Bo Liu, Chi Hang Louie, Man Kit Bryan So, Tin Yan Chan, Wu Ming Lai, Ka Yin Leung, Yuk Sum Wong
  • Publication number: 20190299999
    Abstract: An in-vehicle monitoring and intervention system for detecting whether a driver in a vehicle is drowsy by monitoring a plurality of physiological signals of the driver is provided. The in-vehicle monitoring and intervention system includes at least a processor and an apparatus, the apparatus can be integrated into a seat belt or attached thereto as a discrete hardware apparatus, which includes at least an ECG sensor, a respiratory sensor, an acceleration sensor, a filtering system, and an intervention module. The filtering system further comprises one or more filters for suppressing noise and reducing motion artifacts. The processor is configured to compare the detected physiological signals with the signals stored in a learning module of the in-vehicle monitoring and intervention system for determining the drowsiness state. If the driver is determined to be drowsy, a warning signal is outputted to alert the driver.
    Type: Application
    Filed: March 22, 2019
    Publication date: October 3, 2019
    Inventors: Yin Bo LIU, Chi Hang LOUIE, Man Kit Bryan SO, Tin Yan CHAN, Wu Ming LAI, Ka Yin LEUNG, Yuk Sum WONG
  • Publication number: 20170161851
    Abstract: A restaurant management system is disclosed, comprising: a management tablet computer for receiving touch-based user input; a coordinating server for receiving an instruction from the management console and for sending a message with destination information based on the instructions; a message queueing server, for receiving the message from the coordinating server, evaluating the destination information of the message, and forwarding the message to at least one destination, the message queueing server further comprising a plurality of messaging queues; and a smartwatch for receiving the message from the message queueing server, the smartwatch corresponding to the destination information of the received messages.
    Type: Application
    Filed: December 8, 2016
    Publication date: June 8, 2017
    Inventors: Hao Chen Li, Yi Chen, Samuel Ka Yin Leung, Timothy Fredette, Steve Fredette
  • Patent number: 6356872
    Abstract: A data conversion device is provided for storing digital data in a DAT (332) at a 16-bit word length and then recovering the data at a 24-bit word length with an overall reduction in truncation noise that would be inherently associated with data at the 16-bit word length. This is facilitated by noise shaping the data at the 16-bit word length prior to storage in the DAT (332) with a noise-shaping filter (324). This results in truncation noise in the lower portion of the frequency band being shifted to the higher portion of the band. When the data is recovered, it is converted to a 24-bit word length and then processed through a bandpass filter to filter out the higher frequency noise to yield a signal that has a maximum noise equal to or less than that in the lower portion of the band stored in the DAT (332). Since the truncation noise was shifted from the lower band to the upper band, this is a lower noise level than that inherently associated with the 16-bit word length.
    Type: Grant
    Filed: September 25, 1996
    Date of Patent: March 12, 2002
    Assignee: Crystal Semiconductor Corporation
    Inventors: Ka Yin Leung, Eric J. Swanson, Kafai Leung
  • Patent number: 6271780
    Abstract: A gain ranging AD converter is provided having two separate gain paths. There is provided a low-gain path and a high-gain path. The low gain path is processed through an analog modulator (333) and then through a filter section to provide on an output of a high-pass filter (339), a low-gain signal which is then compensated for in an equalizer section (347). This equalizing section (347) calibrates the output signal to ensure that the difference between the calibrated signal and the high-gain signal differs only by the fixed gain between the two paths. The high-gain path also includes a modulator (335) for processing through a filter section to provide on the output of a high-pass filter section (343) a high-gain signal. A calibration generator (361) is utilized to generate the parameters for performing the equalization.
    Type: Grant
    Filed: October 8, 1998
    Date of Patent: August 7, 2001
    Assignee: Cirrus Logic, Inc.
    Inventors: Xue-Mei Gong, Ka Yin Leung, Eric J. Swanson
  • Patent number: 5777912
    Abstract: A linear phase FIR filter includes a multiplication/accumulator engine which is operable to receive the multi-level data stream and multiply it by predetermined filter coefficients. The coefficients are symmetrical to allow a pre-addition operation wherein the data is first stored in a buffer and then the data for symmetrical coefficients added before multiplication by the coefficient. This results in a reduction of multiplications by a factor of two, thus allowing the multiplication/accumulator engine to operate at one-half the clock rate of the oversampled multi-level data bit stream.
    Type: Grant
    Filed: March 28, 1996
    Date of Patent: July 7, 1998
    Assignee: Crystal Semiconductor Corporation
    Inventors: Ka Yin Leung, Eric J. Swanson, Kafai Leung
  • Patent number: 5748040
    Abstract: A very high gain cascode amplifier includes a cascoded differential structure wherein a cascoded N-channel leg comprised of two series connected transistors (56) and (58) are connected between an output node (30) and ground with a corresponding P-channel cascode leg comprised of series connected P-channel transistors (38) and (40) connected between node (30) and V.sub.DD. Transistor (58) is connected to bias voltage, with transistor (56) having a gate thereof connected to a bias circuit (72) which provides gain thereto to increase the gain of a cascoded leg while not introducing any error into the amplifier. The bias circuit (72) has an imbedded structure that sets the gate voltage of transistor (56) to a voltage equal to one threshold voltage plus twice the V.sub.on voltage of transistors (56) and (58).
    Type: Grant
    Filed: November 6, 1996
    Date of Patent: May 5, 1998
    Assignee: Crystal Semiconductor Corporation
    Inventor: Ka Yin Leung
  • Patent number: 5719573
    Abstract: An analog modulator is provided having seven switched-capacitor integrators (62)-(74) disposed in a leap-frog filter configuration with a plurality of feedback taps (76)-(88) provided from the output to each of the integrators (62)-(74). These are summed in a summation junction (90), the output thereof input to a quantizing circuit (92) for input back to a summation junction alter a D to A circuit (60) for summation with the analog input signal and then input to the first integrator (62). The first feedback structures (98)-(102) are provided for connection between the output of the last of the integrated structures (74) and the input of the preceding one thereof such that the feedback structure (98) is connected across integrators (64) and integrator (66), feedback structure (100) connected between integrators (68)-(70) and integrator (102) connected against integrators (72) and (74).
    Type: Grant
    Filed: June 1, 1995
    Date of Patent: February 17, 1998
    Assignee: Cirrus Logic, Inc.
    Inventors: Ka Yin Leung, Eric J. Swanson
  • Patent number: 5696708
    Abstract: A method for changing the frequency of a low-pass Finite Impulse Response (FIR) filter with a fixed frequency clock utilizes a decimation-by-coefficient technique. The decimation-by-coefficient method utilizes a single set of coefficients that are stored in a coefficient Read Only Memory (ROM) (64). Data is input to an elastic buffer (60) with multiplications performed by a multiplication circuit (62). To realize a low frequency filter, all coefficients are utilized in the multiplication operations with sequential multiplies. These are accumulated in register (70), this providing a high precision filter. To increase frequency by a factor of two--to decimate the coefficients by a factor of two, it is only necessary to utilize every other coefficient, such that only a single fixed clock (78) is required.
    Type: Grant
    Filed: March 30, 1995
    Date of Patent: December 9, 1997
    Assignee: Crystal Semiconductor
    Inventor: Ka Yin Leung
  • Patent number: 5652585
    Abstract: An analog-to-digital converter is comprised of an analog delta-sigma modulator (10) and a digital processing section (14). The digital processing section (14) is comprised of a plurality of digital processing sections fabricated on a monolithic device. A high precision FIR filter (20) is provided for providing a high resolution output on a bus (22). Additionally, a low group delay FIR filter (30) is provided to filter the data and provide an output with a much lower delay than that of the FIR filter (20). The output of filter (20) can either be processed through a high-pass filter (40) and/or through a noise shaping psycho-acoustic filter (36) to provide select outputs. These outputs are all input to the serial interface device (52), which is operable to select one of the outputs, that of the filter (30), that of the filter (20), or that of the output of the noise shaping filter (36) or that of the filter (40) for conversion to a serial data stream.
    Type: Grant
    Filed: April 5, 1995
    Date of Patent: July 29, 1997
    Assignee: Crystal Semiconductor Corp.
    Inventors: Ka Yin Leung, Kafai Leung, Eric J. Swanson