Patents by Inventor Kai-Yi Fang

Kai-Yi Fang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9473344
    Abstract: An integrated circuit is disclosed, including at least one configuration pin, an interface circuit, a detecting circuit, a determining circuit and a storage unit. A physical layer circuit of the invention not only increases the flexibility of setting PHY addresses, but also reduces the number of configuration pins.
    Type: Grant
    Filed: December 19, 2008
    Date of Patent: October 18, 2016
    Assignee: REALTEK SEMICONDUCTOR CORPORATION
    Inventors: Ming-Yuh Yeh, Chi-Shun Weng, Ming-Je Li, Kai-Yi Fang, Meng-Han Hsieh
  • Patent number: 8094698
    Abstract: A method for generating a spread spectrum clock includes the steps of providing a reference clock having a reference period; generating a plurality of output clocks respectively having different phases according to the reference clock; generating a first/second control signal according to the reference clock and a spread spectrum clock and starting a first/second duration accordingly; during the first/second duration, outputting a first/second selecting signal representing a first/second predetermined sequence according to the first/second control signal, wherein the second predetermined sequence is a substantial reversed sequence of the first predetermined sequence; and during the first/second duration, sequentially outputting some or all of the output clocks as the spread spectrum clock according to the first/second predetermined sequence.
    Type: Grant
    Filed: January 23, 2009
    Date of Patent: January 10, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventors: Meng-Han Hsieh, Chi-Shun Weng, Ming-Je Li, Kai-Yi Fang
  • Publication number: 20090190631
    Abstract: A method for generating a spread spectrum clock includes the steps of providing a reference clock having a reference period; generating a plurality of output clocks respectively having different phases according to the reference clock; generating a first/second control signal according to the reference clock and a spread spectrum clock and starting a first/second duration accordingly; during the first/second duration, outputting a first/second selecting signal representing a first/second predetermined sequence according to the first/second control signal, wherein the second predetermined sequence is a substantial reversed sequence of the first predetermined sequence; and during the first/second duration, sequentially outputting some or all of the output clocks as the spread spectrum clock according to the first/second predetermined sequence.
    Type: Application
    Filed: January 23, 2009
    Publication date: July 30, 2009
    Inventors: Meng-Han Hsieh, Chi-Shun Weng, Ming-Je Li, Kai-Yi Fang
  • Publication number: 20090164628
    Abstract: An integrated circuit is disclosed, including at least one configuration pin, an interface circuit, a detecting circuit, a determining circuit and a storage unit. A physical layer circuit of the invention not only increases the flexibility of setting PHY addresses, but also reduces the number of configuration pins.
    Type: Application
    Filed: December 19, 2008
    Publication date: June 25, 2009
    Inventors: Ming-Yuh YEH, Chi-Shun Weng, Ming-Je Li, Kai-Yi Fang, Meng-Han Hsieh