Patents by Inventor Kaiyuan Chen

Kaiyuan Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240146230
    Abstract: An Electric Power Generation System is provided. The system can not only transform visible light in natural sun light to high light intensity parallel cold beams, directly generate electric power with concentrating photovoltaic cells, but also convert invisible infrared radiation heat to high, intermediate and low energy levels' heat for thermal electric power generation. Automatic sun and wind tracking mechanism is equipped with lift-force type high speed fan and resistance-force type low speed fan, a multi level generator is driven by polystage turbines and wind turbines coupled via special powertrain, the above-mentioned machines are all in “multi dimensional maglev state”. Multiple working medium and multiple thermal cycles are adopted to heat energy of different levels, computer intelligent management is performed to different factors' photovoltaic cells, multi stage variable load and velocity generator, rechargeable batteries, loads, power supply to the grid, automatic sun and wind tracking mechanism.
    Type: Application
    Filed: July 19, 2023
    Publication date: May 2, 2024
    Inventors: Guohua Chen, Kangyuan Chen, Kaiyuan Chen, Huifeng Yang
  • Patent number: 7704813
    Abstract: The present invention provides a high-voltage junction field effect transistor (JFET), a method of manufacture and an integrated circuit including the same. One embodiment of the high-voltage junction field effect transistor (JFET) (300) includes a well region (320) of a first conductive type located within a substrate (318) and a gate region (410) of a second conductive type located within the well region (320), the gate region (410) having a length and a width. This embodiment further includes a source region (710) and a drain region (715) of the first conductive type located within the substrate (318) in a spaced apart relation to the gate region (410) and a doped region (810) of the second conductive type located in the gate region (410) and extending along the width of the gate region (410).
    Type: Grant
    Filed: November 1, 2007
    Date of Patent: April 27, 2010
    Assignee: Texas Instruments Incorporated
    Inventors: Kaiyuan Chen, Joe Trogolo, Tathagata Chatterjee, Steve Merchant
  • Patent number: 7595649
    Abstract: Measurements of parameters of MOS transistors, also known as MOSFETs, such as threshold potentials, require accurate estimates of source and drain series resistance. In cases where connections to the MOSFET include significant external series resistance, as occurs in probing transistors that are partially fabricated or deprocessed, accurate estimates of external resistances are also required. This invention comprises a method for estimating series resistances of MOSFETs, including resistances associated with connections to the MOSFET, such as probe contacts. This method is applicable to any MOSFET which can be accessed on source, drain, gate and substrate terminals, and does not require other test structures or special connections, such as Kelvin connections.
    Type: Grant
    Filed: September 25, 2007
    Date of Patent: September 29, 2009
    Assignee: Texas Instruments Incorporated
    Inventors: Tathagata Chatterjee, Joe R. Trogolo, Kaiyuan Chen, Henry Litzmann Edwards
  • Publication number: 20090079446
    Abstract: Measurements of parameters of MOS transistors, also known as MOSFETs, such as threshold potentials, require accurate estimates of source and drain series resistance. In cases where connections to the MOSFET include significant external series resistance, as occurs in probing transistors that are partially fabricated or deprocessed, accurate estimates of external resistances are also required. This invention comprises a method for estimating series resistances of MOSFETs, including resistances associated with connections to the MOSFET, such as probe contacts. This method is applicable to any MOSFET which can be accessed on source, drain, gate and substrate terminals, and does not require other test structures or special connections, such as Kelvin connections.
    Type: Application
    Filed: September 25, 2007
    Publication date: March 26, 2009
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Tathagata Chatterjee, Joe R. Trogolo, Kaiyuan Chen, Henry Litzmann Edwards
  • Publication number: 20080090346
    Abstract: The present invention provides a high-voltage junction field effect transistor (JFET), a method of manufacture and an integrated circuit including the same. One embodiment of the high-voltage junction field effect transistor (JFET) (300) includes a well region (320) of a first conductive type located within a substrate (318) and a gate region (410) of a second conductive type located within the well region (320), the gate region (410) having a length and a width. This embodiment further includes a source region (710) and a drain region (715) of the first conductive type located within the substrate (318) in a spaced apart relation to the gate region (410) and a doped region (810) of the second conductive type located in the gate region (410) and extending along the width of the gate region (410).
    Type: Application
    Filed: November 1, 2007
    Publication date: April 17, 2008
    Applicant: Texas Instruments Incorporated
    Inventors: Kaiyuan Chen, Joe Trogolo, Tathagata Chatterjee, Steve Merchant
  • Patent number: 7312481
    Abstract: The present invention provides a high-voltage junction field effect transistor (JFET), a method of manufacture and an integrated circuit including the same. One embodiment of the high-voltage junction field effect transistor (JFET) (300) includes a well region (320) of a first conductive type located within a substrate (318) and a gate region (410) of a second conductive type located within the well region (320), the gate region (410) having a length and a width. This embodiment further includes a source region (710) and a drain region (715) of the first conductive type located within the substrate (318) in a spaced apart relation to the gate region (410) and a doped region (810) of the second conductive type located in the gate region (410) and extending along the width of the gate region (410).
    Type: Grant
    Filed: October 1, 2004
    Date of Patent: December 25, 2007
    Assignee: Texas Instruments Incorporated
    Inventors: Kaiyuan Chen, Joe Trogolo, Tathagata Chatterjee, Steve Merchant
  • Publication number: 20060071247
    Abstract: The present invention provides a high-voltage junction field effect transistor (JFET), a method of manufacture and an integrated circuit including the same. One embodiment of the high-voltage junction field effect transistor (JFET) (300) includes a well region (320) of a first conductive type located within a substrate (318) and a gate region (410) of a second conductive type located within the well region (320), the gate region (410) having a length and a width. This embodiment further includes a source region (710) and a drain region (715) of the first conductive type located within the substrate (318) in a spaced apart relation to the gate region (410) and a doped region (810) of the second conductive type located in the gate region (410) and extending along the width of the gate region (410).
    Type: Application
    Filed: October 1, 2004
    Publication date: April 6, 2006
    Applicant: Texas Instruments Incorporated
    Inventors: Kaiyuan Chen, Joe Trogolo, Tathagata Chatterjee, Steve Merchant
  • Patent number: D961652
    Type: Grant
    Filed: August 19, 2020
    Date of Patent: August 23, 2022
    Inventors: Kaiyuan Chen, Chongyue Xu, Hanlai Pu
  • Patent number: D1023103
    Type: Grant
    Filed: February 5, 2024
    Date of Patent: April 16, 2024
    Inventors: Kaiyuan Chen, Zhixin Liu, Jiaojiao Pan