Patents by Inventor Kang Sup Shin

Kang Sup Shin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240136276
    Abstract: A semiconductor device includes a bottom metal line and a bottom electrode disposed on a substrate, a thick inter-metal dielectric layer disposed on the bottom metal line and the bottom electrode, a first via disposed on the bottom metal line disposed in the thick inter-metal dielectric layer, a second via disposed on the first via, a top metal line disposed on the second via and overlapping the bottom metal line, a low bandgap dielectric layer disposed on the thick inter-metal dielectric layer, a hard mask layer disposed on the low bandgap dielectric layer, a top electrode disposed on the hard mask layer and overlapping the bottom electrode, and a passivation layer disposed on the top metal line and the top electrode.
    Type: Application
    Filed: April 11, 2023
    Publication date: April 25, 2024
    Applicant: KEY FOUNDRY CO., LTD.
    Inventors: Jong Yeul JEONG, Sang Geun KOO, Jeong Ho SHEEN, Kang Sup SHIN
  • Publication number: 20240063112
    Abstract: A semiconductor device including a high-voltage isolation capacitor and a mixed-signal integrated circuit, wherein the high-voltage isolation capacitor includes bottom electrodes, each spaced apart from another, disposed on a substrate; top electrodes disposed on corresponding ones of the bottom electrodes; an inter-metal dielectric layer disposed between the bottom electrodes and the top electrodes; and low bandgap dielectric layers disposed on the inter-metal dielectric layer. Each of the low bandgap dielectric layers is disposed below corresponding ones of the top electrodes, and the low bandgap dielectric layers are absent in the mixed-signal integrated circuit.
    Type: Application
    Filed: March 23, 2023
    Publication date: February 22, 2024
    Applicant: KEY FOUNDRY CO., LTD.
    Inventors: Jong Yeul JEONG, Jeong Ho SHEEN, Sang Geun KOO, Kang Sup SHIN
  • Publication number: 20240063111
    Abstract: A method for manufacturing a semiconductor device is provided. The method includes providing a high-voltage isolation capacitor region and a mixed-signal integrated circuit region on a substrate, forming a bottom electrode on the high-voltage isolation capacitor region, forming a bottom metal line on the mixed-signal integrated circuit region, forming an inter-metal dielectric layer on the bottom electrode and the bottom metal line, forming a top via in the inter-metal dielectric layer, forming a low bandgap dielectric layer on the top via and the inter-metal dielectric layer, patterning the low bandgap dielectric layer to form a patterned low bandgap dielectric layer, depositing a thick metal film on the top via and the patterned low bandgap dielectric layer, and patterning the thick metal film to form a top metal line on the high-voltage isolation capacitor region and form a top electrode on the mixed-signal integrated circuit region.
    Type: Application
    Filed: March 2, 2023
    Publication date: February 22, 2024
    Applicant: KEY FOUNDRY CO., LTD.
    Inventors: Jong Yeul JEONG, Jeong Ho SHEEN, Sang Geun KOO, Kang Sup SHIN
  • Publication number: 20230207394
    Abstract: A semiconductor device includes etch stop films formed on the first gate electrode, the first source region, the first drain region, and the shallow trench isolation regions, respectively. First interlayer insulating films are formed on the etch stop film, respectively. Deep trenches are formed in the substrate between adjacent ones of the first interlayer insulating films to overlap the shallow trench isolation regions. Sidewall insulating films are formed in the deep trenches, respectively. A gap-fill insulating film is formed on the sidewall insulating film. A second interlayer insulating film is formed on the gap-fill insulating film. A top surface of the second interlayer insulating film is substantially planar and a bottom surface of the second interlayer insulating film is undulating.
    Type: Application
    Filed: February 17, 2023
    Publication date: June 29, 2023
    Applicant: KEY FOUNDRY CO., LTD.
    Inventors: Yang Beom KANG, Kang Sup SHIN
  • Patent number: 11615989
    Abstract: A semiconductor device includes etch stop films formed on the first gate electrode, the first source region, the first drain region, and the shallow trench isolation regions, respectively. First interlayer insulating films are formed on the etch stop film, respectively. Deep trenches are formed in the substrate between adjacent ones of the first interlayer insulating films to overlap the shallow trench isolation regions. Sidewall insulating films are formed in the deep trenches, respectively. A gap-fill insulating film is formed on the sidewall insulating film. A second interlayer insulating film is formed on the gap-fill insulating film. A top surface of the second interlayer insulating film is substantially planar and a bottom surface of the second interlayer insulating film is undulating.
    Type: Grant
    Filed: May 11, 2022
    Date of Patent: March 28, 2023
    Assignee: KEY FOUNDRY CO., LTD.
    Inventors: Yang Beom Kang, Kang Sup Shin
  • Publication number: 20220277900
    Abstract: A semiconductor device includes a substrate, the substrate includes a capacitor region and a metal wiring region. The capacitor region includes a lower electrode formed on the substrate, an interlayer insulating layer formed on the lower electrode, a dielectric layer pattern formed on the interlayer insulating layer, and an upper electrode formed on the dielectric layer pattern. The metal wiring region includes a lower metal wiring formed parallel to the lower electrode, the interlayer insulating layer formed on the lower metal wiring, an upper insulating layer formed on the interlayer insulating layer and having a thickness smaller than a thickness of the interlayer insulating layer, and an upper metal wiring formed on the upper insulating layer, and formed in parallel with the upper electrode. The upper insulating layer and the dielectric layer pattern are formed of different materials.
    Type: Application
    Filed: October 22, 2021
    Publication date: September 1, 2022
    Applicant: KEY FOUNDRY CO., LTD.
    Inventors: Jong Yeul JEONG, Jeong Ho SHEEN, Guk Hyeon YU, Kang Sup SHIN, Kyung Ho LEE
  • Publication number: 20220270932
    Abstract: A semiconductor device includes etch stop films formed on the first gate electrode, the first source region, the first drain region, and the shallow trench isolation regions, respectively. First interlayer insulating films are formed on the etch stop film, respectively. Deep trenches are formed in the substrate between adjacent ones of the first interlayer insulating films to overlap the shallow trench isolation regions. Sidewall insulating films are formed in the deep trenches, respectively. A gap-fill insulating film is formed on the sidewall insulating film. A second interlayer insulating film is formed on the gap-fill insulating film. A top surface of the second interlayer insulating film is substantially planar and a bottom surface of the second interlayer insulating film is undulating.
    Type: Application
    Filed: May 11, 2022
    Publication date: August 25, 2022
    Applicant: KEY FOUNDRY CO., LTD.
    Inventors: Yang Beom KANG, Kang Sup SHIN
  • Patent number: 11367661
    Abstract: A semiconductor device includes etch stop films formed on the first gate electrode, the first source region, the first drain region, and the shallow trench isolation regions, respectively. First interlayer insulating films are formed on the etch stop film, respectively. Deep trenches are formed in the substrate between adjacent ones of the first interlayer insulating films to overlap the shallow trench isolation regions. Sidewall insulating films are formed in the deep trenches, respectively. A gap-fill insulating film is formed on the sidewall insulating film. A second interlayer insulating film is formed on the gap-fill insulating film. A top surface of the second interlayer insulating film is substantially planar and a bottom surface of the second interlayer insulating film is undulating.
    Type: Grant
    Filed: November 13, 2020
    Date of Patent: June 21, 2022
    Assignee: KEY FOUNDRY CO., LTD.
    Inventors: Yang Beom Kang, Kang Sup Shin
  • Patent number: 11018060
    Abstract: A semiconductor device includes etch stop films formed on the first gate electrode, the first source region, the first drain region, and the shallow trench isolation regions, respectively. First interlayer insulating films are formed on the etch stop film, respectively. Deep trenches are formed in the substrate between adjacent ones of the first interlayer insulating films to overlap the shallow trench isolation regions. Sidewall insulating films are formed in the deep trenches, respectively. A gap-fill insulating film is formed on the sidewall insulating film. A second interlayer insulating film is formed on the gap-fill insulating film. A top surface of the second interlayer insulating film is substantially planar and a bottom surface of the second interlayer insulating film is undulating.
    Type: Grant
    Filed: September 4, 2019
    Date of Patent: May 25, 2021
    Assignee: KEY FOUNDRY CO., LTD.
    Inventors: Yang Beom Kang, Kang Sup Shin
  • Publication number: 20210066134
    Abstract: A semiconductor device includes etch stop films formed on the first gate electrode, the first source region, the first drain region, and the shallow trench isolation regions, respectively. First interlayer insulating films are formed on the etch stop film, respectively. Deep trenches are formed in the substrate between adjacent ones of the first interlayer insulating films to overlap the shallow trench isolation regions. Sidewall insulating films are formed in the deep trenches, respectively. A gap-fill insulating film is formed on the sidewall insulating film. A second interlayer insulating film is formed on the gap-fill insulating film. A top surface of the second interlayer insulating film is substantially planar and a bottom surface of the second interlayer insulating film is undulating.
    Type: Application
    Filed: November 13, 2020
    Publication date: March 4, 2021
    Applicant: KEY FOUNDRY CO., LTD.
    Inventors: Yang Beom KANG, Kang Sup SHIN
  • Publication number: 20200343145
    Abstract: A semiconductor device includes etch stop films formed on the first gate electrode, the first source region, the first drain region, and the shallow trench isolation regions, respectively. First interlayer insulating films are formed on the etch stop film, respectively. Deep trenches are formed in the substrate between adjacent ones of the first interlayer insulating films to overlap the shallow trench isolation regions. Sidewall insulating films are formed in the deep trenches, respectively. A gap-fill insulating film is formed on the sidewall insulating film. A second interlayer insulating film is formed on the gap-fill insulating film. A top surface of the second interlayer insulating film is substantially planar and a bottom surface of the second interlayer insulating film is undulating.
    Type: Application
    Filed: September 4, 2019
    Publication date: October 29, 2020
    Applicant: MagnaChip Semiconductor, Ltd.
    Inventors: Yang Beom KANG, Kang Sup SHIN
  • Patent number: 10700265
    Abstract: A semiconductor device including a circuitry, a magnetic sensor, and a buried oxide. The circuitry is formed on a substrate. The magnetic sensor has a sensing area formed under the circuitry. The buried oxide is disposed between the circuitry and the magnetic sensor. The sensing area comprises an N-doped area and a P-doped area doped deeper than the N-doped area, and sensor contacts connect the sensing area with the circuitry through the buried oxide.
    Type: Grant
    Filed: April 19, 2018
    Date of Patent: June 30, 2020
    Assignee: MagnaChip Semiconductor, Ltd.
    Inventors: Francois Hebert, Seong Woo Lee, Jong Yeul Jeong, Hee Baeg An, Kang Sup Shin, Seong Min Choe, Young Joon Kim
  • Patent number: 10529797
    Abstract: A semiconductor device includes a semiconductor region, deep trenches, a dielectric film, a conductive material, an interlayer insulating film, and a metal interconnection. The semiconductor region has a first conductivity type in a silicon substrate. The deep trenches are disposed in the semiconductor region. The dielectric film is disposed on sidewalls of the deep trenches. The conductive material is disposed on the dielectric film. The interlayer insulating film is disposed on upper surface portions of the deep trenches to create a void inside each of the deep trenches. The metal interconnection is disposed on the interlayer insulating film.
    Type: Grant
    Filed: June 6, 2018
    Date of Patent: January 7, 2020
    Assignee: MagnaChip Semiconductor, Ltd.
    Inventors: Yang Beom Kang, Kang Sup Shin
  • Publication number: 20190181217
    Abstract: A semiconductor device includes a semiconductor region, deep trenches, a dielectric film, a conductive material, an interlayer insulating film, and a metal interconnection. The semiconductor region has a first conductivity type in a silicon substrate. The deep trenches are disposed in the semiconductor region. The dielectric film is disposed on sidewalls of the deep trenches. The conductive material is disposed on the dielectric film. The interlayer insulating film is disposed on upper surface portions of the deep trenches to create a void inside each of the deep trenches. The metal interconnection is disposed on the interlayer insulating film.
    Type: Application
    Filed: June 6, 2018
    Publication date: June 13, 2019
    Applicant: MagnaChip Semiconductor, Ltd.
    Inventors: Yang Beom KANG, Kang Sup SHIN
  • Patent number: 10256396
    Abstract: Provided are a magnetic sensor and a method of fabricating the same. The magnetic sensor includes: hall elements disposed in a substrate, a protection layer disposed on the substrate, a seed layer disposed on the protection layer, and an integrated magnetic concentrator (IMC) formed on the seed layer, the seed layer and the IMC each having an uneven surface.
    Type: Grant
    Filed: July 7, 2016
    Date of Patent: April 9, 2019
    Assignee: MagnaChip Semiconductor, Ltd.
    Inventors: Kwan Soo Kim, Dong Joon Kim, Seung Han Ryu, Hee Baeg An, Jong Yeul Jeong, Kyung Soo Kim, Kang Sup Shin
  • Publication number: 20180240965
    Abstract: A semiconductor device including a circuitry, a magnetic sensor, and a buried oxide. The circuitry is formed on a substrate. The magnetic sensor has a sensing area formed under the circuitry. The buried oxide is disposed between the circuitry and the magnetic sensor. The sensing area comprises an N-doped area and a P-doped area doped deeper than the N-doped area, and sensor contacts connect the sensing area with the circuitry through the buried oxide.
    Type: Application
    Filed: April 19, 2018
    Publication date: August 23, 2018
    Applicant: Magnachip Semiconductor, Ltd.
    Inventors: Francois HEBERT, Seong Woo LEE, Jong Yeul JEONG, Hee Baeg AN, Kang Sup SHIN, Seong Min CHOE, Young Joon KIM
  • Patent number: 10003013
    Abstract: A semiconductor device including a circuitry, a magnetic sensor, and a buried oxide. The circuitry is formed on a substrate. The magnetic sensor has a sensing area formed under the circuitry. The buried oxide is disposed between the circuitry and the magnetic sensor. The sensing are comprises an N-doped area and a P-doped area doped deeper than the N-doped area, and sensor contacts connect the sensing area with the circuitry through the buried oxide.
    Type: Grant
    Filed: August 28, 2014
    Date of Patent: June 19, 2018
    Assignee: Magnachip Semiconductor, Ltd.
    Inventors: Francois Hebert, Seong Woo Lee, Jong Yeul Jeong, Hee Baeg An, Kang Sup Shin, Seong Min Choe, Young Joon Kim
  • Patent number: 9558992
    Abstract: A metal wiring for applying a voltage to a semiconductor component of a semiconductor device, the semiconductor device comprising a low voltage applying region adjacent to a high voltage applying region, is provide. The metal wiring includes: an isolator region, a first lower metal layer electrically connected to the semiconductor component, a first upper metal layer configured to be electrically connected to an external power supply, and a plurality of inter-metal dielectric layers deposited between the first lower metal layer and the first upper metal layer, each of the plurality of inter-metal dielectric layers comprising at least one contact plug for providing an electrical connection between the first lower metal layer and the first upper metal layer.
    Type: Grant
    Filed: April 5, 2016
    Date of Patent: January 31, 2017
    Assignee: Magnachip Semiconductor, Ltd.
    Inventors: Kwan Soo Kim, Tae Jong Lee, Kang Sup Shin, Si Bum Kim, Yang Beom Kang, Jong Yeul Jeong
  • Publication number: 20160322561
    Abstract: Provided are a magnetic sensor and a method of fabricating the same. The magnetic sensor includes: hall elements disposed in a substrate, a protection layer disposed on the substrate, a seed layer disposed on the protection layer, and an integrated magnetic concentrator (IMC) formed on the seed layer, the seed layer and the IMC each having an uneven surface.
    Type: Application
    Filed: July 7, 2016
    Publication date: November 3, 2016
    Applicant: Magnachip Semiconductor, Ltd.
    Inventors: Kwan Soo KIM, Dong Joon KIM, Seung Han RYU, Hee Baeg AN, Jong Yeul JEONG, Kyung Soo KIM, Kang Sup SHIN
  • Patent number: 9419206
    Abstract: Provided are a magnetic sensor and a method of fabricating the same. The magnetic sensor includes: hall elements disposed in a substrate, a protection layer disposed on the substrate, a seed layer disposed on the protection layer, and an integrated magnetic concentrator (IMC) formed on the seed layer, the seed layer and the IMC each having an uneven surface.
    Type: Grant
    Filed: July 25, 2013
    Date of Patent: August 16, 2016
    Assignee: MagnaChip Semiconductor, Ltd.
    Inventors: Kwan Soo Kim, Dong Joon Kim, Seung Han Ryu, Hee Baeg An, Jong Yeul Jeong, Kyung Soo Kim, Kang Sup Shin