Patents by Inventor Kapil H Sahasrabudhe

Kapil H Sahasrabudhe has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170051388
    Abstract: A method for selectively plating a leadframe (1100) by oxidizing selected areas (401, 402, 403, 404) of the leadframe made of a first metal (102) and then depositing a layer (901) of a second metal onto un-oxidized areas.
    Type: Application
    Filed: November 8, 2016
    Publication date: February 23, 2017
    Inventors: Donald C. Abbott, Kapil H. Sahasrabudhe
  • Publication number: 20130025745
    Abstract: A method for selectively plating a leadframe (1100) by oxidizing selected areas (401, 402, 403, 404) of the leadframe made of a first metal (102) and then depositing a layer (901) of a second metal onto un-oxidized areas.
    Type: Application
    Filed: July 27, 2011
    Publication date: January 31, 2013
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Donald C. Abbott, Kapil H. Sahasrabudhe
  • Patent number: 8154109
    Abstract: A lead frame (410) including a die pad (100) for mounting at least one integrated circuit (405) thereon and a plurality of lead fingers (413). The die pad (100) includes a metal including substrate (105) having a periphery that includes a plurality of sides (111-114), an intersection of the sides forming corners (115). A first plurality of grooves including least one groove (106) is formed in a top side surface of the substrate and is associated with each of the corners (115). The groove (106) has a dimension oriented at least in part at an angle of 75 to 105 degrees relative to a bisecting line (118) originating from the corners (115). A lead-frame-based packaged semiconductor device (400) includes a lead frame (410) including at least one metal comprising die pad (418) and a plurality of lead fingers (413) around the die pad (418). At least one integrated circuit (405) is mounted on the top surface of the die pad (418), and electrically connected to the plurality of lead fingers (413).
    Type: Grant
    Filed: September 23, 2010
    Date of Patent: April 10, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Kapil H Sahasrabudhe, Steven A Kummerl
  • Patent number: 8129224
    Abstract: A thermal management configuration for a flip chip semiconductor device is disclosed. The device includes a high power silicon based die having a metal bonding surface. A plurality of interconnects are formed on the metal surface and connected to a substrate. A plurality of thermal management stud bumps are formed on the metal bonding surface, the thermal management stud bumps positioned distinct from the interconnects and local to die hot spots, exposed ends of the thermal management stud bumps spaced from the substrate.
    Type: Grant
    Filed: October 18, 2010
    Date of Patent: March 6, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Siva P Gurrum, Kapil H Sahasrabudhe, Vikas Gupta