Patents by Inventor Karl Dietz

Karl Dietz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070006435
    Abstract: The present invention relates to methods of forming multilayer structures and the structures themselves. In one embodiment, a method of forming a multilayer structure comprising: providing a dielectric composition comprising: paraelectric filler and polymer wherein said paraelectric filler has a dielectric constant between 50 and 150; applying said dielectric composition to a carrier film thus forming a multilayer film comprising a dielectric layer and carrier film layer; laminating said multilayer film to a circuitized core wherein the dielectric layer of said multilayer film is facing said circuitized core; and removing said carrier film layer from said dielectric layer prior to processing; applying a metallic layer to said dielectric layer wherein said circuitized core, dielectric layer and metallic layer form a planar capacitor; and processing said planar capacitor to form a multilayer structure.
    Type: Application
    Filed: June 13, 2006
    Publication date: January 11, 2007
    Inventors: Sounak Banerji, G. Cox, Karl Dietz
  • Publication number: 20060158828
    Abstract: A power core comprising: at least one embedded singulated capacitor layer containing at least one embedded singulated capacitor; and at least one planar capacitor laminate; wherein at least one planar capacitor laminate serves as a low inductance path to supply a charge to at least one embedded singulated capacitor; and wherein said embedded singulated capacitor is connected in parallel to said planar capacitor laminate.
    Type: Application
    Filed: November 30, 2005
    Publication date: July 20, 2006
    Inventors: Daniel Amey, Sounak Banerji, William Borland, David McGregor, Attiganal Sreeram, Karl Dietz
  • Publication number: 20060138591
    Abstract: The present invention relates to a device comprising a power core wherein said power core comprises: at least one embedded singulated capacitor layer containing at least one embedded singulated capacitor; and at least one planar capacitor laminate; wherein said planar capacitor laminate serves as a low inductance path to supply a charge to said at least one embedded singulated capacitor; and wherein said at least one embedded singulated capacitor is connected in parallel to at least one of the said planar capacitor laminates; and wherein said power core is interconnected to at least one signal layer.
    Type: Application
    Filed: November 30, 2005
    Publication date: June 29, 2006
    Inventors: Daniel Amey, Sounak Banerji, William Borland, Karl Dietz, David McGregor, Attiganal Sreeram
  • Publication number: 20060133057
    Abstract: The present invention relates to a power core comprising: at least one embedded surface mount technology (SMT) discrete chip capacitor layer comprising at least one embedded SMT discrete chip capacitor; and at least one planar capacitor laminate; wherein at least one planar capacitor laminate serves as a low inductance path to supply a charge to at least one embedded SMT discrete chip capacitor; and wherein said embedded SMT discrete chip capacitor is connected in parallel to said planar capacitor laminate.
    Type: Application
    Filed: November 30, 2005
    Publication date: June 22, 2006
    Inventors: David McGregor, Daniel Amey, Sounak Banerji, William Borland, Karl Dietz, Attiganal Sreeram