Patents by Inventor Katsutoshi Miyaji

Katsutoshi Miyaji has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9647781
    Abstract: A data reception device which receives data transmitted through a plurality of transmission lines. The data reception device includes a position detection unit which corrects a skew of data transmitted respectively through the plurality of transmission lines, and detects for each lane a position of a marker for identification of a lane which is assigned the data, and an information extraction unit which extracts identification information indicated by the marker for each lane using a result of the detection of the position of the marker by the position detection unit.
    Type: Grant
    Filed: October 17, 2013
    Date of Patent: May 9, 2017
    Assignee: FUJITSU LIMITED
    Inventors: Katsutoshi Miyaji, Hiroyuki Homma, Ken Shiine, Hiromichi Makishima
  • Publication number: 20140044137
    Abstract: A data reception device which receives data transmitted through a plurality of transmission lines. The data reception device includes a position detection unit which corrects a skew of data transmitted respectively through the plurality of transmission lines, and detects for each lane a position of a marker for identification of a lane which is assigned the data, and an information extraction unit which extracts identification information indicated by the marker for each lane using a result of the detection of the position of the marker by the position detection unit.
    Type: Application
    Filed: October 17, 2013
    Publication date: February 13, 2014
    Applicant: FUJITSU LIMITED
    Inventors: KATSUTOSHI MIYAJI, HIROYUKI HOMMA, Ken SHIINE, Hiromichi MAKISHIMA
  • Patent number: 5014271
    Abstract: A pulse insertion circuit alternately distributes serial input data at a predetermined data clocking rate into first and second parallel input data, which are synchronously and simultaneously written into and read from a memory, the second input data as read being delayed by one bit. A selection means selects between the second input data and the one-bit delayed second input data and further switches between and establishes either a direct or a cross connection between the selected one of the second input data, as read or as delayed, and the first input data and the first and second output terminals thereof, at which there are produced, correspondingly, parallel and selected, first and second input data.
    Type: Grant
    Filed: March 15, 1989
    Date of Patent: May 7, 1991
    Assignee: Fujitsu Limited
    Inventors: Naonobu Fujimoto, Yukio Suda, Katsutoshi Miyaji
  • Patent number: 4740959
    Abstract: A system for controlling a change of sequence order of channel data for a telecommunication terminal device including: a plurality of channel boards provided to a terminal device and each having transmitting and receiving portions; a multiplexing portion for multiplexing data sent from the channel boards so as to generate transmission data; a demultiplexing portion for demultiplexing reception data so as to send it to the channel boards; and a sequence order address signal generator for generating a sequence order address signal to a memory.
    Type: Grant
    Filed: December 27, 1985
    Date of Patent: April 26, 1988
    Assignee: Fujitsu Limited
    Inventors: Toru Kosugi, Katsutoshi Miyaji, Kouichi Sugama, Tamio Oonuma, Minoru Ishikawa