Patents by Inventor Katsuya Furuki

Katsuya Furuki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5384493
    Abstract: A semiconductor integrated circuit comprises a pair of complementary groups of MOS transistors disposed between first and second reference potentials and switched on and off through a pair of complementary groups of input signals inputted to gates thereof, a first switching transistor switched on and off by a clock signal, and a pair of cross-connected second switching transistors disposed between the reference potentials and connected with the pair of groups of MOS transistors. With this construction, unlike prior art techniques, the semiconductor integrated circuit of the present invention operates with greater speed and reduced power consumption, without increasing the channel width of the constituent transistor, and without the need for an inverted clock signal.
    Type: Grant
    Filed: October 5, 1992
    Date of Patent: January 24, 1995
    Assignee: NEC Corporation
    Inventor: Katsuya Furuki
  • Patent number: 5258666
    Abstract: The present semiconductor logic circuit includes a first-stage logic circuit section comprising of a first precharging transistor, a first grounding transistor, and a first logic element and a second-stage logic circuit section comprising of a second precharging transistor, a second grounding transistor, and a second logic element. The first precharging transistor has the common terminal connected to a power terminal and receives a clock signal at the input terminal. The first grounding transistor has the common terminal connected to the ground and receives a clock signal at the input terminal. The first logic element has the grounding end connected to the output terminal of the first grounding transistor and the output end connected to the output terminal of the first precharging transistor. The second precharging transistor has the common terminal connected to a power terminal and the input terminal connected to the output end of the first logic element.
    Type: Grant
    Filed: January 29, 1992
    Date of Patent: November 2, 1993
    Assignee: NEC Corporation
    Inventor: Katsuya Furuki
  • Patent number: 4745307
    Abstract: A programmable logic array has a plurality of column units aligned parallel to each other. Each column unit consists of at least one MOSFET column, and at least one load element aligned vertically. Each MOSFET column has a plurality of MOSFETs aligned vertically. The MOSFETs have at least one common gate electrode. The MOSFETs belonging to two parallel MOSFET columns have a common linear source electrode.
    Type: Grant
    Filed: September 2, 1986
    Date of Patent: May 17, 1988
    Assignee: NEC Corporation
    Inventors: Yoshishige Kitamura, Katsuya Furuki, Nobuyuki Sugiyama