Patents by Inventor Kay C . Lannen

Kay C . Lannen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040189717
    Abstract: A graphical user interface with intelligent drill-down capability is presented. On various views of data objects in the graphical user interface, a drill-down mechanism is provided. Data objects may include lists, tables, charts, or graphics. When the drill-down mechanism is activated, preferably via a one-step activation method, child data objects containing detailed information about the parent data object are automatically displayed. The data objects displayed are automatically selected based on the context of the parent data object.
    Type: Application
    Filed: March 27, 2003
    Publication date: September 30, 2004
    Inventors: Carli Conally, Kay C. Lannen, Bonnie Sue Hautamaki
  • Patent number: 6467051
    Abstract: A system that can test individual components having tolerances on a circuit board without complete access to every node on the board is disclosed. The system uses a method that develops test limits from a model of the board, component tolerances, and a list of accessible nodes. A method of reducing the complexity of the test problem by limiting the number of components under consideration is also disclosed. A method of reducing the complexity of the test problem by limiting the number of nodes under consideration is also disclosed. A method of picking nodes to apply stimulus to a board is also disclosed. Finally, a method of correcting for certain parasitics associated with tester hardware is disclosed.
    Type: Grant
    Filed: October 9, 1998
    Date of Patent: October 15, 2002
    Assignee: Agilent Technologies, Inc.
    Inventors: Rodney A. Browen, Cherif Ahrikencheikh, William P. Darbie, John E. McDermid, Kay C. Lannen
  • Patent number: 6334100
    Abstract: A method for evaluating and correcting a model of an electronic circuit. A list is created which comprises the minimum number of components that must be specified by the operator in order to be able to compute values for the remaining circuit components. Correction of circuit models can be performed even in cases of limited accessibility to the circuit's nodes.
    Type: Grant
    Filed: October 9, 1998
    Date of Patent: December 25, 2001
    Assignee: Agilent Technologies, Inc.
    Inventors: Cherif Ahrikencheikh, Rodney A. Browen, William P. Darbie, Kay C. Lannen, John E. McDermid, Jamie P. Romero
  • Patent number: 6266787
    Abstract: A system that can test individual components having tolerances on a circuit board without complete access to every node on the board is disclosed. The system uses a method that develops test limits from a model of the board, component tolerances, and a list of accessible nodes. A method of reducing the complexity of the test problem by limiting the number of components under consideration is also disclosed. A method of reducing the complexity of the test problem by limiting the number of nodes under consideration is also disclosed. A method of picking nodes to apply stimulus to a board is also disclosed. Finally, a method of correcting for certain parasitics associated with tester hardware is disclosed.
    Type: Grant
    Filed: October 9, 1998
    Date of Patent: July 24, 2001
    Assignee: Agilent Technologies, Inc.
    Inventors: John E. McDermid, Cherif Ahrikencheikh, Rodney A. Browen, William P. Darbie, Kay C. Lannen
  • Patent number: 6263476
    Abstract: A system that can test individual components having tolerances on a circuit board without complete access to every node on the board is disclosed. The system uses a method that develops test limits from a model of the board, component tolerances, and a list of accessible nodes. A method of reducing the complexity of the test problem by limiting the number of components under consideration is also disclosed. A method of reducing the complexity of the test problem by limiting the number of nodes under consideration is also disclosed. A method of picking nodes to apply stimulus to a board is also disclosed. Finally, a method of correcting for certain parasitics associated with tester hardware is disclosed.
    Type: Grant
    Filed: October 9, 1998
    Date of Patent: July 17, 2001
    Assignee: Agilent Technologies
    Inventors: Rodney A. Browen, Cherif Ahrikencheikh, William P. Darbie, John E. McDermid, Kay C. Lannen
  • Patent number: 6233706
    Abstract: A system that can test individual components having tolerances on a circuit board without complete access to every node on the board is disclosed. The system uses a method that develops test limits from a model of the board, component tolerances, and a list of accessible nodes. A method of reducing the complexity of the test problem by limiting the number of components under consideration is also disclosed. A method of reducing the complexity of the test problem by limiting the number of nodes under consideration is also disclosed. A method of picking nodes to apply stimulus to a board is also disclosed. Finally, a method of correcting for certain parasitics associated with tester hardware is disclosed.
    Type: Grant
    Filed: October 9, 1998
    Date of Patent: May 15, 2001
    Assignee: Agilent Technologies
    Inventors: Cherif Ahrikencheikh, Rodney A. Browen, William P. Darbie, John E. McDermid, Kay C . Lannen
  • Patent number: 5581463
    Abstract: A system and method for testing an electronic circuit is disclosed. The system includes a circuit board test platform having multiple electronic test capabilities and multiple hardware resources, and a pay-per-use module that is coupled to the circuit board test platform. The pay-per-use module is adapted for monitoring use of the multiple electronic test capabilities and the hardware resources of the circuit board test platform, and for debiting a number of usage credits from a usage credit pool based on the use of the multiple electronic test capabilities and the tester hardware resources.
    Type: Grant
    Filed: February 14, 1994
    Date of Patent: December 3, 1996
    Assignee: Hewlett-Packard Co
    Inventors: Amanda L. Constant, David W. Webb, Sharon E. LaTourrette, Jeffrey C. Myers, Katherine Z. Withers-Miklos, Kay C. Lannen, Ted T. Turner, Amos H. Leong
  • Patent number: 5481463
    Abstract: A system and method for testing an electronic circuit is disclosed. The system includes a circuit board test platform having multiple electronic test capabilities, and a pay-per-use module that is coupled to the circuit board test platform. The pay-per-use module is adapted for monitoring use of the multiple electronic test capabilities of the circuit board test platform, and for debiting a number of usage credits from a usage credit pool based on the use of the multiple electronic test capabilities.
    Type: Grant
    Filed: February 15, 1995
    Date of Patent: January 2, 1996
    Assignee: Hewlett-Packard Company
    Inventors: Amanda L. Constant, David W. Webb, Katherine Z. Withers-Miklos, Kay C. Lannen, Ted T. Turner, Amos H.-K. Leong
  • Patent number: 5412575
    Abstract: A system and method for testing an electronic circuit is disclosed. The system includes a circuit board test platform having multiple electronic test capabilities, and a pay-per-use module that is coupled to the circuit board test platform. The pay-per-use module is adapted for monitoring use of the multiple electronic test capabilities of the circuit board test platform, and for debiting a number of usage credits from a usage credit pool based on the use of the multiple electronic test capabilities.
    Type: Grant
    Filed: October 7, 1993
    Date of Patent: May 2, 1995
    Assignee: Hewlett-Packard Company
    Inventors: Amanda L. Constant, David W. Webb, Katherine Z. Withers-Miklos, Kay C. Lannen, Ted T. Turner, Amos Hong-Kiat Leong
  • Patent number: 5262716
    Abstract: A system and method for calibrating testers. A reference timing signal and an internal timing signal used in tester calibration are generated within a tester. A first calibration is performed wherein test module channel characteristics are measured and recorded, and an adjustment value is determined to correct the time placement of the internal timing signal. Driver and receiver delays are adjusted based on the characteristics measured in this first calibration, and the internal timing signal is adjusted as well. A second calibration is performed wherein temporal relationships between the adjusted internal timing signal and signals at the test module channel mint pins are determined. Driver and receiver delays are adjusted based on the results of this calibration. An optional calibration is performed wherein temporal relationship between the adjusted internal timing signal and signals at the board-interface end of a test fixture are measured.
    Type: Grant
    Filed: April 21, 1992
    Date of Patent: November 16, 1993
    Assignee: Hewlett-Packard Company
    Inventors: Walter L. Gregory, Jr., Jay M. Stepleton, Davis M. Glasgow, Kay C. Lannen