Patents by Inventor Kazumichi Mitsusada

Kazumichi Mitsusada has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5610089
    Abstract: Disclosed is a semiconductor device having an internal circuit protected by an electrostatic protective circuit, the internal circuit and electrostatic protective circuit being formed on the same semiconductor substrate. The internal circuit includes MIS elements and has a double-diffused drain structure, while the protective circuit has a single-diffused drain structure. The internal circuit can be, e.g., a DRAM, and the protective circuit can have diffused resistors and clamping MIS elements. The single-diffused drain structure can be formed in the protective circuit on the semiconductor substrate, while providing double-diffused drain structure in the internal circuit on the same substrate, by: (1) scanning the ion implanting apparatus to avoid ion implantation of the first ions into the region of the protective circuit, and/or (2) forming a photoresist film over the region of the protective circuit to prevent ion implanation of the first ions into the protective circuit region.
    Type: Grant
    Filed: April 27, 1995
    Date of Patent: March 11, 1997
    Assignee: Hitachi, Ltd.
    Inventors: Hidetoshi Iwai, Kazumichi Mitsusada, Masamichi Ishihara, Tetsuro Matsumoto, Kazuyuki Miyazawa, Hisao Katto, Kousuke Okuyama
  • Patent number: 5534723
    Abstract: Disclosed is a semiconductor device having an internal circuit protected by an electrostatic protective circuit, the internal circuit and electrostatic protective circuit being formed on the same semiconductor substrate. The internal circuit includes MIS elements and has a double-diffused drain structure, while the protective circuit has a single-diffused drain structure. The internal circuit can be, e.g., a DRAM, and the protective circuit can have diffused resistors and clamping MIS elements. The single-diffused drain structure can be formed in the protective circuit on the semiconductor substrate, while providing double-diffused drain structure in the internal circuit on the same substrate, by: (1) scanning the ion implanting apparatus to avoid ion implantation of the first ions into the region of the protective circuit, and/or (2) forming a photoresist film over the region of the protective circuit to prevent ion implantation of the first ions into the protective circuit region.
    Type: Grant
    Filed: April 27, 1995
    Date of Patent: July 9, 1996
    Assignee: Hitachi, Ltd.
    Inventors: Hidetoshi Iwai, Kazumichi Mitsusada, Masamichi Ishihara, Tetsuro Matsumoto, Kazuyuki Miyazawa, Hisao Katto, Kousuke Okuyama
  • Patent number: 5436484
    Abstract: Disclosed is a semiconductor device having an internal circuit protected by an electrostatic protective circuit, the internal circuit and electrostatic protective circuit being formed on the same semiconductor substrate. The internal circuit includes MIS elements and has a double-diffused drain structure, while the protective circuit has a single-diffused drain structure. The internal circuit can be, e.g., a DRAM, and the protective circuit can have diffused resistors and clamping MIS elements. The single-diffused drain structure can be formed in the protective circuit on the semiconductor substrate, while providing double-diffused drain structure in the internal circuit on the same substrate, by: (1) scanning the ion implanting apparatus to avoid ion implantation of the first ions into the region of the protective circuit, and/or (2) forming a photoresist film over the region of the protective circuit to prevent ion implanation of the first ions into the protective circuit region.
    Type: Grant
    Filed: October 29, 1993
    Date of Patent: July 25, 1995
    Assignee: Hitachi, Ltd.
    Inventors: Hidetoshi Iwai, Kazumichi Mitsusada, Masamichi Ishihara, Tetsuro Matsumoto, Kazuyuki Miyazawa, Hisao Katto, Kousuke Okuyama
  • Patent number: 5436483
    Abstract: Disclosed is a semiconductor device having an internal circuit protected by an electrostatic protective circuit, the internal circuit and electrostatic protective circuit being formed on the same semiconductor substrate. The internal circuit includes MIS elements and has a double-diffused drain structure, while the protective circuit has a single-diffused drain structure. The internal circuit can be, e.g., a DRAM, and the protective circuit can have diffused resistors and clamping MIS elements. The single-diffused drain structure can be formed in the protective circuit on the semiconductor substrate, while providing double-diffused drain structure in the internal circuit on the same substrate, by: (1) scanning the ion implanting apparatus to avoid ion implantation of the first ions into the region of the protective circuit, and/or (2) forming a photoresist film over the region of the protective circuit to prevent ion implanation of the first ions into the protective circuit region.
    Type: Grant
    Filed: October 29, 1993
    Date of Patent: July 25, 1995
    Assignee: Hitachi, Ltd.
    Inventors: Hidetoshi Iwai, Kazumichi Mitsusada, Masamichi Ishihara, Tetsuro Matsumoto, Kazuyuki Miyazawa, Hisao Katto, Kousuke Okuyama
  • Patent number: 5276346
    Abstract: Disclosed is a semiconductor device having an internal circuit protected by an electrostatoc protective circuit, the internal circuit and electrostatic protective circuit being formed on the same semiconductor substrate. The internal circuit includes MIS elements and has a double-diffused drain structure, while the protective circuit has a single-diffused drain structure. The internal circuit can be, e.g., a DRAM, and the protective circuit can have diffused resistors and clamping MIS elements. The single-diffused drain structure can be formed in the protective circuit on the semiconductor substrate, while providing double-diffused drain structure in the internal circuit on the same substrate, by: (1) scanning the ion implanting apparatus to avoid ion implantation of the first ions into the region of the protective circuit, and/or (2) forming a photoresist film over the region of the protective circuit to prevent ion implanation of the first ions into the protective circuit region.
    Type: Grant
    Filed: January 2, 1992
    Date of Patent: January 4, 1994
    Assignee: Hitachi, Ltd.
    Inventors: Hidetoshi Iwai, Kazumichi Mitsusada, Masamichi Ishihara, Tetsuro Matsumoto, Kazuyuki Miyazawa, Hisao Katto, Kousuke Okuyama
  • Patent number: 4803527
    Abstract: Disclosed is a semiconductor integrated circuit device forming MESFETs by use of a semi-insulator GaAs substrate which prevents destruction of an electrostatic destruction protect circuit and a Schottky junction of an internal circuit by causing a part of electrostatic energy, which is applied to external terminals, to flow from a semiconductor region connected to the external terminals into another semiconductor region which is formed in the vicinity of the semiconductor region described above and to which a predetermined fixed potential is applied.
    Type: Grant
    Filed: June 20, 1986
    Date of Patent: February 7, 1989
    Assignee: Hitachi, Ltd.
    Inventors: Yasushi Hatta, Kazumichi Mitsusada, Hirotoshi Tanaka, Takehisa Hayashi
  • Patent number: 4630095
    Abstract: A packaged semiconductor device structure includes a semiconductor chip with an organic material covering thereon. The semiconductor chip is placed in a package and hermetically sealed with a low melting point glass. The organic covering serve to suppress undesirable influence on the semiconductor chip by .alpha.-rays which may be radiated from the package, and a getter material is placed in the package for decreasing undesirable gases in the package which may be emitted by the organic covering during the sealing process.
    Type: Grant
    Filed: June 29, 1984
    Date of Patent: December 16, 1986
    Assignee: VLSI Technology Research Association
    Inventors: Kanji Otsuka, Kunizou Sahara, Masao Sekibata, Kazumichi Mitsusada, Katsumi Ogiue
  • Patent number: 4541003
    Abstract: The present invention relates to a semiconductor device having a semiconductor element which is sealed by a ceramic package, wherein a shielding member is provided near it from upper surface of the semiconductor element to shield the alpha-particles radiated from the package.
    Type: Grant
    Filed: June 14, 1982
    Date of Patent: September 10, 1985
    Assignee: Hitachi, Ltd.
    Inventors: Kanji Otsuka, Kazumichi Mitsusada, Masao Sekibata, Shinji Ohnishi
  • Patent number: 4219369
    Abstract: The invention relates to a method of making a semiconductor integrated circuit device, and aims at diminishing the size of the isolating region which isolates the adjacent semiconductor elements from each other. The method of the invention has the steps of forming on a substrate a deposition layer of diffused impurities of different conductivity type from that of the substrate, forming a masking film having apertures on the deposition layer, effecting an etching through making use of the masking film as the diffusion mask, so as to etch the portions of the deposition layer and the substrate under the apertures, thereby to form grooves which divide the deposition layer into island-like deposition layer sections, and stretching and diffusing the impurities in each island-like deposition layer section to form a diffusion layer which constitutes a part of a semiconductor element.
    Type: Grant
    Filed: August 4, 1978
    Date of Patent: August 26, 1980
    Assignee: Hitachi, Ltd.
    Inventors: Katsumi Ogiue, Takahisa Nitta, Kazumichi Mitsusada, Masato Iwabuchi, Masanori Odaka