Patents by Inventor Kazuya Utsunomiya

Kazuya Utsunomiya has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8237172
    Abstract: A semiconductor device according to the present invention includes: a silicon carbide substrate (11) that has a principal surface and a back surface; a semiconductor layer (12), which has been formed on the principal surface of the silicon carbide substrate; and a back surface ohmic electrode layer (1d), which has been formed on the back surface of the silicon carbide substrate. The back surface ohmic electrode layer (1d) includes: a reaction layer (1da), which is located closer to the back surface of the silicon carbide substrate and which includes titanium, silicon and carbon; and a titanium nitride layer (1db), which is located more distant from the back surface of the silicon carbide substrate.
    Type: Grant
    Filed: October 24, 2008
    Date of Patent: August 7, 2012
    Assignee: Panasonic Corporation
    Inventors: Masao Uchida, Kazuya Utsunomiya, Masashi Hayashi
  • Patent number: 8124984
    Abstract: A semiconductor device is fabricated on an off-cut semiconductor substrate 11. Each unit cell 10 thereof includes: a first semiconductor layer 12 on the surface of the substrate 11; a second semiconductor layer 16 stacked on the first semiconductor layer 12 to have an opening 16e that exposes first and second conductive regions 15 and 14 at least partially; a first conductor 19 located inside the opening 16e of the second semiconductor layer 16 and having a conductive surface 19s that contacts with the first and second conductive regions 15 and 14; and a second conductor 17 arranged on the second semiconductor layer 16 and having an opening 18e corresponding to the opening 16s of the second semiconductor layer 16.
    Type: Grant
    Filed: May 11, 2009
    Date of Patent: February 28, 2012
    Assignee: Panasonic Corporation
    Inventors: Masao Uchida, Kazuya Utsunomiya, Koichi Hashimoto
  • Patent number: 7829374
    Abstract: A semiconductor device according to the present invention includes a silicon carbide semiconductor substrate having a silicon carbide semiconductor layer; a p-type impurity region provided in the silicon carbide semiconductor layer and including a p-type impurity; a p-type ohmic electrode electrically connected to the p-type impurity region; an n-type impurity region provided in the silicon carbide semiconductor layer adjacent to the p-type impurity region, and including an n-type impurity; and an n-type ohmic electrode electrically connected to the n-type impurity region. The p-type ohmic electrode contains an alloy of nickel, aluminum, silicon and carbon, and the n-type ohmic electrode contains an alloy of titanium, silicon and carbon.
    Type: Grant
    Filed: July 18, 2008
    Date of Patent: November 9, 2010
    Assignee: Panasonic Corporation
    Inventors: Masashi Hayashi, Kazuya Utsunomiya, Osamu Kusumoto
  • Patent number: 7829416
    Abstract: A gate electrode 18 formed on a silicon carbide substrate 11 includes a silicon lower layer 18A and a silicide upper layer 18B provided on the silicon lower layer 18A, the silicide upper layer 18B being made of a compound of a first metal and silicon. A source electrode 1as formed on the surface of the silicon carbide substrate 11 and in contact with an n type source region and a p+ region contains second metal silicide different from the first metal silicide. Side faces of the silicon lower layer 18A are covered with an insulator.
    Type: Grant
    Filed: August 1, 2008
    Date of Patent: November 9, 2010
    Assignee: Panasonic Corporation
    Inventors: Chiaki Kudou, Kazuya Utsunomiya, Masashi Hayashi
  • Publication number: 20100207125
    Abstract: A semiconductor device according to the present invention includes: a silicon carbide substrate (11) that has a principal surface and a back surface; a semiconductor layer (12), which has been formed on the principal surface of the silicon carbide substrate; and a back surface ohmic electrode layer (1d), which has been formed on the back surface of the silicon carbide substrate. The back surface ohmic electrode layer (1d) includes: a reaction layer (1da), which is located closer to the back surface of the silicon carbide substrate and which includes titanium, silicon and carbon; and a titanium nitride layer (1db), which is located more distant from the back surface of the silicon carbide substrate.
    Type: Application
    Filed: October 24, 2008
    Publication date: August 19, 2010
    Applicant: PANASONIC CORPORATION
    Inventors: Masao Uchida, Kazuya Utsunomiya, Masashi Hayashi
  • Publication number: 20100193800
    Abstract: A semiconductor device is fabricated on an off-cut semiconductor substrate 11. Each unit cell 10 thereof includes: a first semiconductor layer 12 on the surface of the substrate 11; a second semiconductor layer 16 stacked on the first semiconductor layer 12 to have an opening 16e that exposes first and second conductive regions 15 and 14 at least partially; a first conductor 19 located inside the opening 16e of the second semiconductor layer 16 and having a conductive surface 19s that contacts with the first and second conductive regions 15 and 14; and a second conductor 17 arranged on the second semiconductor layer 16 and having an opening 18e corresponding to the opening 16s of the second semiconductor layer 16.
    Type: Application
    Filed: May 11, 2009
    Publication date: August 5, 2010
    Inventors: Masao Uchida, Kazuya Utsunomiya, Koichi Hashimoto
  • Publication number: 20100075474
    Abstract: A gate electrode 18 formed on a silicon carbide substrate 11 includes a silicon lower layer 18A and a silicide upper layer 18B provided on the silicon lower layer 18A, the silicide upper layer 18B being made of a compound of a first metal and silicon. A source electrode 1as formed on the surface of the silicon carbide substrate 11 and in contact with an n type source region and a p+ region contains second metal silicide different from the first metal silicide. Side faces of the silicon lower layer 18A are covered with an insulator.
    Type: Application
    Filed: August 1, 2008
    Publication date: March 25, 2010
    Inventors: Chiaki Kudou, Kazuya Utsunomiya, Masashi Hayashi