Patents by Inventor Keiji Kishine

Keiji Kishine has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8705680
    Abstract: A recovered clock (123) is generated by making the phase of a reference clock (122) having the same frequency as the data rate frequency of input data (120) match the phase of the input data (120). The input data (120) is written in a FIFO (101) using the recovered clock (123). For readout from the FIFO (101), the FIFO (101) is caused to output recovered data (121) using the reference clock (122) asynchronous to the recovered clock (123).
    Type: Grant
    Filed: June 27, 2007
    Date of Patent: April 22, 2014
    Assignee: Nippon Telegraph and Telephone Corporation
    Inventors: Jun Terada, Yusuke Ohtomo, Kazuyoshi Nishimura, Tomoaki Kawamura, Minoru Togashi, Keiji Kishine
  • Patent number: 8149978
    Abstract: A clock/data recovery circuit includes a data duty correction circuit which outputs corrected data by correcting the duty of input data in accordance with the level of a correction signal, a clock recovery circuit which generates a recovered clock in synchronism with the edge timing of the corrected data, a data decision circuit which performs data decision of the corrected data based on the recovered clock, and a data duty detection circuit which detects the duty of the corrected data based on the recovered clock and outputs the correction signal representing a duty correction amount to the data duty correction circuit.
    Type: Grant
    Filed: July 20, 2007
    Date of Patent: April 3, 2012
    Assignee: Nippon Telegraph and Telephone Corporation
    Inventors: Yusuke Ohtomo, Jun Terada, Kazuyoshi Nishimura, Keiji Kishine
  • Publication number: 20100232558
    Abstract: A recovered clock (123) is generated by making the phase of a reference clock (122) having the same frequency as the data rate frequency of input data (120) match the phase of the input data (120). The input data (120) is written in a FIFO (101) using the recovered clock (123). For readout from the FIFO (101), the FIFO (101) is caused to output recovered data (121) using the reference clock (122) asynchronous to the recovered clock (123).
    Type: Application
    Filed: June 27, 2007
    Publication date: September 16, 2010
    Inventors: Jun Terada, Yusuke Ohtomo, Kazuyoshi Nishimura, Tomoaki Kawamura, Minoru Togashi, Keiji Kishine
  • Publication number: 20100073058
    Abstract: A clock/data recovery circuit includes a data duty correction circuit (400) which outputs corrected data by correcting the duty of input data in accordance with the level of a correction signal, a clock recovery circuit (100) which generates a recovered clock in synchronism with the edge timing of the corrected data, a data decision circuit (200) which performs data decision of the corrected data based on the recovered clock, and a data duty detection circuit (300) which detects the duty of the corrected data based on the recovered clock and outputs the correction signal representing a duty correction amount to the data duty correction circuit.
    Type: Application
    Filed: July 20, 2007
    Publication date: March 25, 2010
    Inventors: Yusuke Ohtomo, Jun Terada, Kazuyoshi Nishimura, Keiji Kishine
  • Patent number: 7095816
    Abstract: A clock/data recovery circuit used in a receiving apparatus is provided in the circuit including: a voltage control oscillator for generating a clock signal of a frequency of 1/K of a bit rate of an input data signal; a delay circuit; a demultiplexer for demultiplexing the input data signal; a multiplexer for multiplexing the demultiplexed signals; a phase comparator for comparing phases of an output signal of the delay circuit and an output signal of the multiplexer; a lowpass filter; wherein the clock/data recovery circuit outputs the clock signal generated by the voltage control oscillator as a recovery divided clock signal, and outputs the demultiplexed signals output as recovery parallel data signals.
    Type: Grant
    Filed: March 5, 2002
    Date of Patent: August 22, 2006
    Assignee: Nippon Telegraph and Telephone Corporation
    Inventors: Keiji Kishine, Haruhiko Ichino
  • Publication number: 20020159556
    Abstract: A clock/data recovery circuit used in a receiving apparatus is provided in the circuit including: a voltage control oscillator for generating a clock signal of a frequency of 1/K of a bit rate of an input data signal; a delay circuit; a demultiplexer for demultiplexing the input data signal; a multiplexer for multiplexing the demultiplexed signals; a phase comparator for comparing phases of an output signal of the delay circuit and an output signal of the multiplexer; a lowpass filter; wherein the clock/data recovery circuit outputs the clock signal generated by the voltage control oscillator as a recovery divided clock signal, and outputs the demultiplexed signals output as recovery parallel data signals.
    Type: Application
    Filed: March 5, 2002
    Publication date: October 31, 2002
    Inventors: Keiji Kishine, Haruhiko Ichino