Patents by Inventor Keikichi Tamaru

Keikichi Tamaru has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6055176
    Abstract: It is an object of the present invention to provide a memory device with processing function using less transistors, and capable of operating with simple operation and allows its operation with less trouble. Each of W cells 34 includes a ferroelectric capacitor CF. One end 40 of the ferroelectric capacitor CF is connected to one of data lines D through a transistor T1. The one end 40 of the ferroelectric capacitor CF is connected to an inner data line MW through a transistor T2. The structure of the Q cells 36 is almost the same as that of the W cells 34. Both readout/writing operations of data from the outside of the device are performed by using the data line D. Data read out from both the W cell 34 and the Q cell 36 is sent to the adder 28 and added thereby, and the resultant data of the addition is written to the Q cell 36 through a buffer circuit 32. The memory device with processing function can be realized with a simple structure by using ferroelectric capacitors CF.
    Type: Grant
    Filed: March 16, 1999
    Date of Patent: April 25, 2000
    Assignee: Rohm Co., Ltd.
    Inventors: Keikichi Tamaru, Hiroshi Nozawa, Yoshiro Fujii, Akira Kamisawa
  • Patent number: 4122531
    Abstract: A memory and control circuit for the memory with a memory including a first memory plane area having a plurality of memory cells arranged in a matrix array and a plurality of second memory plane areas each having a plurality of nonvolatile memory cells arranged in a matrix array, the first memory plane area being arranged in a superposed relation to the second memory plane area and the memory cell in the first memory plane area being connected to the corresponding memory cell in the second memory plane area; first control lines connected to the second memory plane areas; a first control circuit for selectively driving the control lines to energize the memory cells in the corresponding second memory plane area; a second control line connected to the first memory plane area; and a second control circuit adapted to selectively energize the memory cells of the first memory plane area through the second control line to permit data transfer between the selected memory cell in the first memory plane area and that co
    Type: Grant
    Filed: December 21, 1976
    Date of Patent: October 24, 1978
    Assignee: Tokyo Shibaura Electric Company, Limited
    Inventors: Keikichi Tamaru, Yukimasa Uchida