Patents by Inventor Keith Cooks

Keith Cooks has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9999205
    Abstract: The invention is a kit to produce a logo or picture on the bottom of an aquarium through the use of color stones. The method begins by creating or finding the picture. Next one converts the picture into areas. Each area has only one distinct color. The third step is to form an outline that encloses each of the areas. The next step is to transfer the outline from the logo to the surface. This surface can be the bottom of an aquarium or a separate surface. The fifth step is to form partitions on the outline on the surface. The partitions must be sufficiently deep to hold a least one layer of stones or sand. The last step is to place colored stones or colored sand within the partitions.
    Type: Grant
    Filed: May 3, 2016
    Date of Patent: June 19, 2018
    Inventor: Keith Cooks
  • Patent number: 7488664
    Abstract: A capacitor structure for a semiconductor assembly and a method for forming same are described. The capacitor structure comprises a pair of electrically separated capacitor electrodes and a capacitor electrode being common to only the pair of electrically separated capacitor electrodes.
    Type: Grant
    Filed: August 10, 2005
    Date of Patent: February 10, 2009
    Assignee: Micron Technology, Inc.
    Inventors: Keith Cook, Ceredig Roberts
  • Publication number: 20080032494
    Abstract: Microelectronic workpieces that have bump sites over bond-pads and methods of fabricating such bump sites. One embodiment of such a workpiece, for example, includes a substrate having a plurality of microelectronic dies comprising integrated circuitry and bond-pads, such as copper bond-pads, electrically coupled to the integrated circuitry. The workpiece further includes (a) a dielectric structure having a plurality of openings with sidewalls projecting from corresponding bond-pads, and (b) a plurality of caps over corresponding bond-pads. The individual caps can include a discrete portion of a barrier layer attached to the bond-pads and the sidewalls of the openings, and a discrete portion of a cap layer on the barrier layer. The caps are electrically isolated from each other and self-aligned with corresponding bond-pads without forming a mask layer over the cap layer.
    Type: Application
    Filed: October 15, 2007
    Publication date: February 7, 2008
    Applicant: Micron Technology, Inc.
    Inventors: Sanh Tang, Mark Tuttle, Keith Cook
  • Publication number: 20070034928
    Abstract: A capacitor structure for a semiconductor assembly and a method for forming same are described. The capacitor structure comprises a pair of electrically separated capacitor electrodes and a capacitor electrode being common to only the pair of electrically separated capacitor electrodes.
    Type: Application
    Filed: August 10, 2005
    Publication date: February 15, 2007
    Inventors: Keith Cook, Ceredig Roberts
  • Publication number: 20060223279
    Abstract: First and second isolation trenches are formed into semiconductive material of a semiconductor substrate. The first isolation trench has a narrowest outermost cross sectional dimension which is less than that of the second isolation trench. An insulative layer is deposited to within the first and second isolation trenches effective to fill remaining volume of the first isolation trench within the semiconductive material but not that of the second isolation trench within the semiconductive material. The insulative layer comprises silicon dioxide deposited from flowing TEOS to the first and second isolation trenches. A spin-on-dielectric is deposited over the silicon dioxide deposited from flowing the TEOS within the second isolation trench within the semiconductive material, but not within the first isolation trench within the semiconductive material. The spin-on-dielectric is deposited effective to fill remaining volume of the second isolation trench within the semiconductive material.
    Type: Application
    Filed: April 1, 2005
    Publication date: October 5, 2006
    Inventors: Robert Patraw, M. Roberts, Keith Cook
  • Publication number: 20060151880
    Abstract: Microelectronic workpieces that have bump sites over bond-pads and methods of fabricating such bump sites. One embodiment of such a workpiece, for example, includes a substrate having a plurality of microelectronic dies comprising integrated circuitry and bond-pads, such as copper bond-pads, electrically coupled to the integrated circuitry. The workpiece further includes (a) a dielectric structure having a plurality of openings with sidewalls projecting from corresponding bond-pads, and (b) a plurality of caps over corresponding bond-pads. The individual caps can include a discrete portion of a barrier layer attached to the bond-pads and the sidewalls of the openings, and a discrete portion of a cap layer on the barrier layer. The caps are electrically isolated from each other and self-aligned with corresponding bond-pads without forming a mask layer over the cap layer.
    Type: Application
    Filed: January 10, 2005
    Publication date: July 13, 2006
    Applicant: Micron Technology, Inc.
    Inventors: Sanh Tang, Mark Tuttle, Keith Cook
  • Publication number: 20060046426
    Abstract: The invention includes methods of forming trench isolation in the fabrication of integrated circuitry, methods of fabricating integrated circuitry including memory circuitry, and integrated circuitry such as memory integrated circuitry.
    Type: Application
    Filed: August 9, 2005
    Publication date: March 2, 2006
    Inventors: Gurtej Sandhu, Robert Patraw, M. Ceredig Roberts, Keith Cook
  • Patent number: 6653241
    Abstract: The invention encompasses a method of forming a protective segment of material. A plurality of at least three conductive lines are provided over a semiconductor substrate. A material is formed over the conductive lines, and a patterned masking layer is formed to cover a segment of the material extending between a pair of the conductive lines while leaving another segment of the material uncovered. The uncovered segment of the material is anisotropically etched to form separated spacers from the uncovered segment. The separated spacers are along sidewalls of at least two of the conductive lines. The covered segment of the material remains after the anisotropic etching, and is a protective segment of the material over the semiconductor substrate.
    Type: Grant
    Filed: March 12, 2002
    Date of Patent: November 25, 2003
    Assignee: Micron Technology, Inc.
    Inventors: Mark E. Jost, Keith Cook, Erik Byers
  • Publication number: 20030176076
    Abstract: The invention encompasses a method of forming a protective segment of material. A plurality of at least three conductive lines are provided over a semiconductor substrate. A material is formed over the conductive lines, and a patterned masking layer is formed to cover a segment of the material extending between a pair of the conductive lines while leaving another segment of the material uncovered. The uncovered segment of the material is anisotropically etched to form separated spacers from the uncovered segment. The separated spacers are along sidewalls of at least two of the conductive lines. The covered segment of the material remains after the anisotropic etching, and is a protective segment of the material over the semiconductor substrate.
    Type: Application
    Filed: March 12, 2002
    Publication date: September 18, 2003
    Inventors: Mark E. Jost, Keith Cook, Erik Byers
  • Publication number: 20030176070
    Abstract: The invention encompasses a method of forming a protective segment of material. A plurality of at least three conductive lines are provided over a semiconductor substrate. A material is formed over the conductive lines, and a patterned masking layer is formed to cover a segment of the material extending between a pair of the conductive lines while leaving another segment of the material uncovered. The uncovered segment of the material is anisotropically etched to form separated spacers from the uncovered segment. The separated spacers are along sidewalls of at least two of the conductive lines. The covered segment of the material remains after the anisotropic etching, and is a protective segment of the material over the semiconductor substrate.
    Type: Application
    Filed: October 29, 2002
    Publication date: September 18, 2003
    Inventors: Mark E. Jost, Keith Cook, Erik Byers
  • Patent number: 6620734
    Abstract: The invention encompasses a method of forming a protective segment of material. A plurality of at least three conductive lines are provided over a semiconductor substrate. A material is formed over the conductive lines, and a patterned masking layer is formed to cover a segment of the material extending between a pair of the conductive lines while leaving another segment of the material uncovered. The uncovered segment of the material is anisotropically etched to form separated spacers from the uncovered segment. The separated spacers are along sidewalls of at least two of the conductive lines. The covered segment of the material remains after the anisotropic etching, and is a protective segment of the material over the semiconductor substrate.
    Type: Grant
    Filed: October 29, 2002
    Date of Patent: September 16, 2003
    Assignee: Micron Technology, Inc.
    Inventors: Mark E. Jost, Keith Cook, Erik Byers
  • Patent number: 6554808
    Abstract: A lubricator is provided which comprises a body closed at opposing ends so as to define a chamber filled with a lubricant. Apertures are provided through opposing end walls such that the guide wire can be passed through the lubricator thereby being wetted and lubricated by a motion of the lubricator with respect to the guide wire.
    Type: Grant
    Filed: September 6, 2000
    Date of Patent: April 29, 2003
    Assignee: United Bristol Healthcare NHS Trust
    Inventor: Christopher Keith Cook
  • Patent number: 5830380
    Abstract: An antifreeze solution for use in potable water systems is provided which has a distinct, pleasant aroma. The aroma allows the user to determine by smell the presence of the antifreeze solution in the water system. The antifreeze solution contains methyl salicylate, ethyl alcohol and propylene glycol and water in specific proportions to insure against freezing.
    Type: Grant
    Filed: July 18, 1997
    Date of Patent: November 3, 1998
    Assignee: Camco Manufacturing, Inc.
    Inventor: W. Keith Cook
  • Patent number: D542382
    Type: Grant
    Filed: August 22, 2006
    Date of Patent: May 8, 2007
    Assignee: Camco Manufacturing, Inc.
    Inventors: W. Keith Cook, Anthony D. Moore, Jeff R. Russell, Ronald S. Boose, Sr.
  • Patent number: D741430
    Type: Grant
    Filed: August 5, 2014
    Date of Patent: October 20, 2015
    Inventor: Keith Cooks
  • Patent number: D839364
    Type: Grant
    Filed: November 13, 2017
    Date of Patent: January 29, 2019
    Inventor: Keith Cooks