Patents by Inventor Keith Mayes
Keith Mayes has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 10024728Abstract: A method and a circuit take a measurement of a sensor having first, second and third lead wires by: (a) providing first, second and third terminals for voltage measurements; (b) connecting a current sensing device (e.g., a reference resistor) to provide a signal at the third terminal that is indicative of the current in the third lead wire of the sensor; (c) connecting a first protective device between the first lead wire of the sensor and the first terminal; (d) connecting a second protective device between the second lead wire of the sensor and the second terminal; (e) connecting a first current source to the first lead wire of the sensor; (f) connecting a second current source to the second lead wire of the sensor; and (g) measuring a first voltage across the first and second terminals and a second voltage across the third terminal and the voltage reference.Type: GrantFiled: June 7, 2016Date of Patent: July 17, 2018Assignee: Linear Technology LLCInventors: Todd Stuart Kaplan, David Edward Bliss, Michael Keith Mayes
-
Patent number: 9973079Abstract: An integrated circuit includes (a) an analog-to-digital converter operated according to a first clock signal; and (b) a charge pump circuit providing a negative power supply voltage to the integrated circuit, the charge pump circuit being operated according to a second clock signal having a frequency that is different from a frequency of the first clock signal, such that a noise level introduced by the charge pump into the analog-to-digital converter is less than the average noise level over a predetermined range of frequencies for the second clock signal. The integrated circuit may further include a clock divider circuit (e.g., a programmable clock divider) that generates both the first clock signal and the second clock signal.Type: GrantFiled: January 30, 2014Date of Patent: May 15, 2018Assignee: Linear Technology CorporationInventors: Michael Keith Mayes, Todd Stuart Kaplan, David Edward Bliss
-
Publication number: 20170102272Abstract: A method and a circuit take a measurement of a sensor having first, second and third lead wires by: (a) providing first, second and third terminals for voltage measurements; (b) connecting a current sensing device (e.g., a reference resistor) to provide a signal at the third terminal that is indicative of the current in the third lead wire of the sensor; (c) connecting a first protective device between the first lead wire of the sensor and the first terminal; (d) connecting a second protective device between the second lead wire of the sensor and the second terminal; (e) connecting a first current source to the first lead wire of the sensor; (f) connecting a second current source to the second lead wire of the sensor; and (g) measuring a first voltage across the first and second terminals and a second voltage across the third terminal and the voltage reference.Type: ApplicationFiled: June 7, 2016Publication date: April 13, 2017Inventors: Todd Stuart Kaplan, David Edward Bliss, Michael Keith Mayes
-
Publication number: 20140240035Abstract: An integrated circuit includes (a) an analog-to-digital converter operated according to a first clock signal; and (b) a charge pump circuit providing a negative power supply voltage to the integrated circuit, the charge pump circuit being operated according to a second clock signal having a frequency that is different from a frequency of the first clock signal, such that a noise level introduced by the charge pump into the analog-to-digital converter is less than the average noise level over a predetermined range of frequencies for the second clock signal. The integrated circuit may further include a clock divider circuit (e.g., a programmable clock divider) that generates both the first clock signal and the second clock signal.Type: ApplicationFiled: January 30, 2014Publication date: August 28, 2014Applicant: Linear Technology CorporationInventors: Michael Keith Mayes, Todd Stuart Kaplan, David Edward Bliss
-
Publication number: 20140239970Abstract: A method for detecting an open-circuit in an external thermocouple network includes these steps: (a) injecting a current pulse of a predetermined duration into the external thermocouple network; and (b) measuring the voltage across the pair of terminals after a time period following the predetermined duration. In one example, the time period is sufficiently long to allow the current pulse to dissipate from the external thermocouple circuit when a thermocouple in the external thermocouple network does not have an open circuit. The thermocouple network may include a resistor-capacitor network provided between the thermocouple and one of the terminals.Type: ApplicationFiled: January 30, 2014Publication date: August 28, 2014Applicant: Linear Technology CorporationInventors: Michael Keith Mayes, Todd Stuart Kaplan, David Edward Bliss
-
Publication number: 20140241400Abstract: In a temperature sensing circuit, a method for measuring a resistance of a RTD device to sense temperature includes (a) connecting a first terminal of the RTD device to a first current source and connecting a second terminal of the RTD device to a second current source; (b) measuring a first voltage across the RTD device; (c) connecting the second terminal of the RTD device to the first current source and connecting the first terminal of the RTD device to the second current source; (d) measuring a second voltage across the RTD device; and (e) deriving the resistance of the RTD device based on the first voltage measurement and the second voltage measurement. The RTD device may be connected in series with a sense resistor to ground.Type: ApplicationFiled: January 30, 2014Publication date: August 28, 2014Applicant: Linear Technology CorporationInventors: Michael Keith Mayes, Todd Stuart Kaplan, David Edward Bliss
-
Publication number: 20140068717Abstract: A method and system for controlling access to a service by increasing security and/or authentication is described. A security controller comprises: a processor that receives event data and is connected to a state data store comprising state data indicating a status of a first device in a computing system. The state data comprises a proximity status of the first device relative to at least one other device in the computing system and a security status of the first device relative to at least one other device in said computing system. A policy data store stores a policy determining the required proximity status and security status of the first device.Type: ApplicationFiled: April 17, 2012Publication date: March 6, 2014Applicant: Nearfield Communications LimitedInventors: Keith Mayes, Farad Azima
-
Patent number: 6795007Abstract: Circuits and methods for a delta-sigma analog-to-digital converter having a variable oversample ratio to produce a constant fullscale output at reduced circuit complexity, die area, and power dissipation are provided. The circuits and methods consist of scaling the digital input to the digital filter with a decoder whose size depends on the number of oversample ratios allowed by the analog-to-digital converter. The digital filter is implemented as a comb filter having a cascade of N integrators and N differentiators, where N is the order of the digital filter. The size of the differentiators is equal to the number of bits used as output for the analog-to-digital converter, which is smaller than the size of the integrators and the number of bits produced by the digital filter.Type: GrantFiled: October 28, 2003Date of Patent: September 21, 2004Assignee: Linear Technology CorporationInventor: Michael Keith Mayes
-
Publication number: 20040090355Abstract: Circuits and methods for a delta-sigma analog-to-digital converter having a variable oversample ratio to produce a constant fullscale output at reduced circuit complexity, die area, and power dissipation are provided. The circuits and methods consist of scaling the digital input to the digital filter with a decoder whose size depends on the number of oversample ratios allowed by the analog-to-digital converter. The digital filter is implemented as a comb filter having a cascade of N integrators and N differentiators, where N is the order of the digital filter. The size of the differentiators is equal to the number of bits used as output for the analog-to-digital converter, which is smaller than the size of the integrators and the number of bits produced by the digital filter.Type: ApplicationFiled: October 28, 2003Publication date: May 13, 2004Applicant: LINEAR TECHNOLOGY CORPORATIONInventor: Michael Keith Mayes
-
Patent number: 6639526Abstract: Circuits and methods for a delta-sigma analog-to-digital converter having a variable oversample ratio to produce a constant fullscale output at reduced circuit complexity, die area, and power dissipation are provided. The circuits and methods consist of scaling the digital input to the digital filter with a decoder whose size depends on the number of oversample ratios allowed by the analog-to-digital converter. The digital filter is implemented as a comb filter having a cascade of N integrators and N differentiators, where N is the order of the digital filter. The size of the differentiators is equal to the number of bits used as output for the analog-to-digital converter, which is smaller than the size of the integrators and the number of bits produced by the digital filter.Type: GrantFiled: March 21, 2002Date of Patent: October 28, 2003Assignee: Linear Technology CorporationInventor: Michael Keith Mayes