Patents by Inventor Kelvin Kai Tuan Yan

Kelvin Kai Tuan Yan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10205425
    Abstract: LNA circuitry includes an input node, and output node, a primary amplifier stage, a first ancillary amplifier stage, and an input gain selection switch. The primary amplifier stage is configured to provide a first gain response between a primary amplifier stage input node and a primary amplifier stage output node, wherein the primary amplifier stage input node is coupled to the input node and the primary amplifier stage output node is coupled to the output node. The first ancillary amplifier stage is configured to provide a second gain response between a first ancillary amplifier stage input node and a first ancillary amplifier stage output node, wherein the first ancillary amplifier stage output node is coupled to the primary amplifier stage output node. The input gain selection switch is coupled between the input node and the first ancillary amplifier stage input node.
    Type: Grant
    Filed: May 30, 2017
    Date of Patent: February 12, 2019
    Assignee: Qorvo US, Inc.
    Inventors: George Maxim, Marcus Granger-Jones, Kelvin Kai Tuan Yan, Dirk Robert Walter Leipold, Baker Scott
  • Patent number: 10187016
    Abstract: An amplifier having improved linearity is disclosed. The amplifier includes a main transistor having a first current input terminal, a first current output terminal, and a first control terminal coupled to an RF input terminal that receives a signal voltage. A cascode transistor has a second current input terminal coupled to an RF output terminal for outputting an amplified signal. The cascode transistor has a second control terminal, and a second current output terminal coupled to the first current input terminal. Linearization circuitry has a bias output terminal coupled to the second control terminal. The linearization circuitry is configured to generate a bias signal at the bias output terminal to maintain a quiescent point of the main transistor for a given load coupled to the RF output terminal such that output conductance of the main transistor decreases nonlinearly with increasing main voltage and increases nonlinearly with decreasing main voltage.
    Type: Grant
    Filed: April 20, 2017
    Date of Patent: January 22, 2019
    Assignee: Qorvo US, Inc.
    Inventors: George Maxim, Kelvin Kai Tuan Yan, Marcus Granger-Jones, Dirk Robert Walter Leipold, Baker Scott
  • Patent number: 9973154
    Abstract: RF receive circuitry, which includes a first output impedance matching circuit coupled to a first alpha output of a first alpha LNA, a second output impedance matching circuit coupled to a first beta output of a first beta LNA, and a first dual output RF LNA, is disclosed. The first dual output RF LNA includes the first alpha LNA, the first beta LNA, and a first gate bias control circuit, which is coupled between a first alpha input of the first alpha LNA and ground; is further coupled between a first beta input of the first beta LNA and the ground; is configured to select one of enabled and disabled of the first alpha LNA using an alpha bias signal via the first alpha input; and is further configured to select one of enabled and disabled of the first beta LNA using a beta bias signal via the first beta input.
    Type: Grant
    Filed: March 23, 2017
    Date of Patent: May 15, 2018
    Assignee: Qorvo US, Inc.
    Inventors: George Maxim, Marcus Granger-Jones, Kelvin Kai Tuan Yan, Dirk Robert Walter Leipold, Baker Scott
  • Patent number: 9948251
    Abstract: A low noise amplifier (LNA) system having a constant noise factor (Const-NF) mode and a constant third-order intercept (Const-IP3) mode is disclosed. The LNA system includes an LNA core and a trade-off bias network coupled to the LNA core to selectably bias the LNA core to realize the Const-NF mode and the Const-IP3 mode. The trade-off bias network is made up of selectable Const-NF circuitry and selectable Const-IP3 circuitry. The LNA system further includes a bias switching controller that is configured to enable the selectable Const-NF circuitry and disable the selectable Const-IP3 circuitry to select the Const-NF mode in response to a first condition and to disable the selectable Const-NF circuitry and enable the selectable Const-IP3 circuitry to select the Const-IP3 mode in response to a second condition.
    Type: Grant
    Filed: March 9, 2017
    Date of Patent: April 17, 2018
    Assignee: Qorvo US, Inc.
    Inventors: Baker Scott, George Maxim, Dirk Robert Walter Leipold, Kelvin Kai Tuan Yan
  • Publication number: 20180083575
    Abstract: An amplifier having improved linearity is disclosed. The amplifier includes a main transistor having a first current input terminal, a first current output terminal, and a first control terminal coupled to an RF input terminal that receives a signal voltage. A cascode transistor has a second current input terminal coupled to an RF output terminal for outputting an amplified signal. The cascode transistor has a second control terminal, and a second current output terminal coupled to the first current input terminal. Linearization circuitry has a bias output terminal coupled to the second control terminal. The linearization circuitry is configured to generate a bias signal at the bias output terminal to maintain a quiescent point of the main transistor for a given load coupled to the RF output terminal such that output conductance of the main transistor decreases nonlinearly with increasing main voltage and increases nonlinearly with decreasing main voltage.
    Type: Application
    Filed: April 20, 2017
    Publication date: March 22, 2018
    Inventors: George Maxim, Kelvin Kai Tuan Yan, Marcus Granger-Jones, Dirk Robert Walter Leipold, Baker Scott
  • Publication number: 20170346448
    Abstract: LNA circuitry includes an input node, and output node, a primary amplifier stage, a first ancillary amplifier stage, and an input gain selection switch. The primary amplifier stage is configured to provide a first gain response between a primary amplifier stage input node and a primary amplifier stage output node, wherein the primary amplifier stage input node is coupled to the input node and the primary amplifier stage output node is coupled to the output node. The first ancillary amplifier stage is configured to provide a second gain response between a first ancillary amplifier stage input node and a first ancillary amplifier stage output node, wherein the first ancillary amplifier stage output node is coupled to the primary amplifier stage output node. The input gain selection switch is coupled between the input node and the first ancillary amplifier stage input node.
    Type: Application
    Filed: May 30, 2017
    Publication date: November 30, 2017
    Inventors: George Maxim, Marcus Granger-Jones, Kelvin Kai Tuan Yan, Dirk Robert Walter Leipold, Baker Scott
  • Publication number: 20170279416
    Abstract: RF receive circuitry, which includes a first output impedance matching circuit coupled to a first alpha output of a first alpha LNA, a second output impedance matching circuit coupled to a first beta output of a first beta LNA, and a first dual output RF LNA, is disclosed. The first dual output RF LNA includes the first alpha LNA, the first beta LNA, and a first gate bias control circuit, which is coupled between a first alpha input of the first alpha LNA and ground; is further coupled between a first beta input of the first beta LNA and the ground; is configured to select one of enabled and disabled of the first alpha LNA using an alpha bias signal via the first alpha input; and is further configured to select one of enabled and disabled of the first beta LNA using a beta bias signal via the first beta input.
    Type: Application
    Filed: March 23, 2017
    Publication date: September 28, 2017
    Inventors: George Maxim, Marcus Granger-Jones, Kelvin Kai Tuan Yan, Dirk Robert Walter Leipold, Baker Scott
  • Publication number: 20170264249
    Abstract: A low noise amplifier (LNA) system having a constant noise factor (Const-NF) mode and a constant third-order intercept (Const-IP3) mode is disclosed. The LNA system includes an LNA core and a trade-off bias network coupled to the LNA core to selectably bias the LNA core to realize the Const-NF mode and the Const-IP3 mode. The trade-off bias network is made up of selectable Const-NF circuitry and selectable Const-IP3 circuitry. The LNA system further includes a bias switching controller that is configured to enable the selectable Const-NF circuitry and disable the selectable Const-IP3 circuitry to select the Const-NF mode in response to a first condition and to disable the selectable Const-NF circuitry and enable the selectable Const-IP3 circuitry to select the Const-IP3 mode in response to a second condition.
    Type: Application
    Filed: March 9, 2017
    Publication date: September 14, 2017
    Inventors: Baker Scott, George Maxim, Dirk Robert Walter Leipold, Kelvin Kai Tuan Yan
  • Patent number: 9379604
    Abstract: Radio frequency (RF) switching circuitry includes support circuitry for maintaining one or more RF switching elements in either an ON or OFF state. The support circuitry includes a negative charge pump adapted to quickly generate a negative voltage during a “boost” mode of operation, and maintain the negative voltage during a normal mode of operation. The negative charge pump includes an oscillator adapted to generate a high frequency oscillating signal for driving the charge pump during the boost mode of operation and a low frequency oscillating signal for driving the charge pump during the normal mode of operation. By generating the high frequency oscillating signal only during a boost mode of operation, spurious noise coupled to the RF switch circuitry is minimized during a normal mode of operation.
    Type: Grant
    Filed: July 19, 2013
    Date of Patent: June 28, 2016
    Assignee: RF Micro Devices, Inc.
    Inventors: Jinhua Zhong, Daniel Charles Kerr, Kelvin Kai Tuan Yan, Brian Keith White
  • Publication number: 20140210436
    Abstract: Radio frequency (RF) switching circuitry includes support circuitry for maintaining one or more RF switching elements in either an ON or OFF state. The support circuitry includes a negative charge pump adapted to quickly generate a negative voltage during a “boost” mode of operation, and maintain the negative voltage during a normal mode of operation. The negative charge pump includes an oscillator adapted to generate a high frequency oscillating signal for driving the charge pump during the boost mode of operation and a low frequency oscillating signal for driving the charge pump during the normal mode of operation. By generating the high frequency oscillating signal only during a boost mode of operation, spurious noise coupled to the RF switch circuitry is minimized during a normal mode of operation.
    Type: Application
    Filed: July 19, 2013
    Publication date: July 31, 2014
    Inventors: Jinhua Zhong, Daniel Charles Kerr, Kelvin Kai Tuan Yan, Brian Keith White
  • Patent number: 8005448
    Abstract: The present invention is an RF duplex filter that is used to remove transmit signals from the receive path of a full duplex transceiver. The RF duplex filter includes a notch filter for blocking signals at a transmit frequency and a bandpass filter for enhancing signals at a receive frequency. The notch filter is formed with series resonant elements and the bandpass filter is formed with parallel resonant elements. One embodiment of the present invention may include tunable resonant elements for tuning the notch filter to a transmit frequency, tuning the bandpass filter to a receive frequency, or both. Calibration circuitry may be included in the full duplex receiver for adjusting the tunable resonant elements. The present invention includes a method for calibrating the tunable resonant elements.
    Type: Grant
    Filed: May 10, 2007
    Date of Patent: August 23, 2011
    Assignee: RF Micro Devices, Inc.
    Inventors: Kelvin Kai Tuan Yan, Dong-Jun Yang
  • Patent number: 7474715
    Abstract: A variable load circuit for adjusting a phase of a differential signal including a first transistor having a first terminal adapted to receive a first component of the differential signal, a second transistor having a first terminal adapted to receive a second component of the differential signal and a second terminal coupled to a second terminal of the first transistor, and a variable current source coupled to a third terminal of both the first and second transistors. The variable current source generates a bias current based on a control signal. For each of the first and second transistors, a first capacitance is created between the first and second terminals, and a second capacitance is created between the first and third terminals. The first and second capacitances are each a function of the bias current and thus the control signal and operate to adjust the phase of the differential signal.
    Type: Grant
    Filed: May 27, 2004
    Date of Patent: January 6, 2009
    Assignee: RF Micro Devices, Inc.
    Inventors: Wenhai Ni, Kelvin Kai Tuan Yan, Mark Alexander John Moffat
  • Patent number: 7474158
    Abstract: The present invention is a dual mode LNA that can operate in either normal mode or low-gain mode, which has been designed to maintain a constant input impedance when switching between the two modes of operation. Maintaining constant input impedance is called a dynamic match. The LNA has been designed to maintain a constant bandwidth when switching between normal and low-gain modes of operation. Also, the LNA has been designed to consume much less average current when operating in the low-gain mode.
    Type: Grant
    Filed: March 28, 2007
    Date of Patent: January 6, 2009
    Assignee: RF Micro Devices, Inc.
    Inventors: Seong-Mo Yim, Kelvin Kai Tuan Yan
  • Patent number: 6903606
    Abstract: A receiver performs DC offset correction by preliminarily using an unused LNA with a terminating resistance to determine a base level DC offset. Once the DC offset is determined, a DC offset correction may be calculated and applied to an active LNA output. When determining the DC offset, the active LNA is disabled.
    Type: Grant
    Filed: August 25, 2003
    Date of Patent: June 7, 2005
    Assignee: RF Micro Devices, Inc.
    Inventors: Kelvin Kai Tuan Yan, Alexander Wayne Hietala, John Crago
  • Patent number: 6819914
    Abstract: A differential RF input signal drives the plus and minus terminals of a center tapped primary winding, which couples the differential RF input signal to the plus and minus terminals of a center tapped secondary winding. From the secondary winding, the coupled, differential RF signal drives a double-balanced mixer core operating in response to a differential local oscillator signal. The output of the mixer core is a differential IF signal representative of the differential RF input signal down-converted at the local oscillator frequency. A step reduction in gain associated with the RF input signal may be implemented using bypass circuitry coupled across the primary of the transformer, wherein a relatively small resistance or impedance is coupled across the primary to effectively reduce the load of the differential amplifiers driving the primary.
    Type: Grant
    Filed: February 7, 2002
    Date of Patent: November 16, 2004
    Assignee: RF Micro Devices, Inc.
    Inventors: Kelvin Kai Tuan Yan, Kihong Kim, Luke Joseph
  • Patent number: 6816718
    Abstract: The present invention provides a dummy low noise amplifier (LNA) and an associated resistive network. Prior to DC offset correction, the primary LNAs are deactivated and the antenna is decoupled from the receive path leading to the inputs of the primary LNAs. A resistance is selected to provide a load at the input of the dummy LNA, wherein the load emulates the input load resistance seen by the primary LNA, which will be used to receive the incoming signal. Thus, the output of the dummy LNA emulates the performance of the primary LNA used to receive the incoming signal to allow accurate DC offset correction.
    Type: Grant
    Filed: February 7, 2002
    Date of Patent: November 9, 2004
    Assignee: RF Micro Devices, Inc.
    Inventors: Kelvin Kai Tuan Yan, Alexander Wayne Hietala
  • Publication number: 20030148750
    Abstract: The present invention provides a dummy low noise amplifier (LNA) and an associated resistive network. Prior to DC offset correction, the primary LNAs are deactivated and the antenna is decoupled from the receive path leading to the inputs of the primary LNAs. A resistance is selected to provide a load at the input of the dummy LNA, wherein the load emulates the input load resistance seen by the primary LNA, which will be used to receive the incoming signal. Thus, the output of the dummy LNA emulates the performance of the primary LNA used to receive the incoming signal to allow accurate DC offset correction.
    Type: Application
    Filed: February 7, 2002
    Publication date: August 7, 2003
    Inventors: Kelvin Kai Tuan Yan, Alexander Wayne Hietala
  • Publication number: 20030148751
    Abstract: A differential RF input signal drives the plus and minus terminals of a center tapped primary winding, which couples the differential RF input signal to the plus and minus terminals of a center tapped secondary winding. From the secondary winding, the coupled, differential RF signal drives a double-balanced mixer core operating in response to a differential local oscillator signal. The output of the mixer core is a differential IF signal representative of the differential RF input signal down-converted at the local oscillator frequency. A step reduction in gain associated with the RF input signal may be implemented using bypass circuitry coupled across the primary of the transformer, wherein a relatively small resistance or impedance is coupled across the primary to effectively reduce the load of the differential amplifiers driving the primary.
    Type: Application
    Filed: February 7, 2002
    Publication date: August 7, 2003
    Inventors: Kelvin Kai Tuan Yan, Kihong Kim, Luke Joseph
  • Patent number: 6566963
    Abstract: An input amplifier stage couples its output power to a second gain stage through a transformer. The transformer coupling allows for the removal of a diode voltage drop at a second gain stage, thereby allowing the collector of the transistor in the second stage to have a larger voltage swing.
    Type: Grant
    Filed: February 7, 2002
    Date of Patent: May 20, 2003
    Assignee: RF Micro Devices, Inc.
    Inventors: Kelvin Kai Tuan Yan, Ashraf Rozek, Kihong Kim