Patents by Inventor Ken-ichi Ohtsuka

Ken-ichi Ohtsuka has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8026160
    Abstract: In a semiconductor device using a SiC substrate, a Junction Termination Edge (JTE) layer is hardly affected by fixed charge so that a stable dielectric strength is obtained. A semiconductor device according to a first aspect of the present invention includes a SiC epi-layer having n type conductivity, an impurity region in a surface of the SiC epi-layer and having p type conductivity, and JTE layers adjacent to the impurity region, having p type conductivity, and having a lower impurity concentration than the impurity region. The JTE layers are spaced by a distance from an upper surface of the SiC epi-layer, and SiC regions having n type conductivity are present on the JTE layers.
    Type: Grant
    Filed: May 9, 2006
    Date of Patent: September 27, 2011
    Assignee: Mitsubishi Electric Corporation
    Inventors: Yoichiro Tarui, Ken-ichi Ohtsuka, Masayuki Imaizumi
  • Publication number: 20090261348
    Abstract: In a semiconductor device using a SiC substrate, a Junction Termination Edge (JTE) layer is hardly affected by fixed charge so that a stable dielectric strength is obtained. A semiconductor device according to a first aspect of the present invention includes a SiC epi-layer having n type conductivity, an impurity region in a surface of the SiC epi-layer and having p type conductivity, and JTE layers adjacent to the impurity region, having p type conductivity, and having a lower impurity concentration than the impurity region. The JTE layers are spaced by a distance from an upper surface of the SiC epi-layer, and SiC regions having n type conductivity are present on the JTE layers.
    Type: Application
    Filed: May 9, 2006
    Publication date: October 22, 2009
    Applicant: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Yoichiro Tarui, Ken-ichi Ohtsuka, Masayuki Imaizumi
  • Patent number: 7285465
    Abstract: A semiconductor device and its manufacturing method are provided in which the trade-off relation between channel resistance and JFET resistance, an obstacle to device miniaturization, is improved and the same mask is used to form a source region and a base region by ion implantation. In a vertical MOSFET that uses SiC, a source region and a base region are formed by ion implantation using the same tapered mask to give the base region a tapered shape. The taper angle of the tapered mask is set to 30° to 60° when the material of the tapered mask has the same range as SiC in ion implantation, and to 20° to 45° when the material of the tapered mask is SiO2.
    Type: Grant
    Filed: February 15, 2006
    Date of Patent: October 23, 2007
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Yoichiro Tarui, Ken-ichi Ohtsuka, Masayuki Imaizumi, Hiroshi Sugimoto, Tetsuya Takami
  • Publication number: 20060134847
    Abstract: A semiconductor device and its manufacturing method are provided in which the trade-off relation between channel resistance and JFET resistance, an obstacle to device miniaturization, is improved and the same mask is used to form a source region and a base region by ion implantation. In a vertical MOSFET that uses SiC, a source region and a base region are formed by ion implantation using the same tapered mask to give the base region a tapered shape. The taper angle of the tapered mask is set to 30° to 60° when the material of the tapered mask has the same range as SiC in ion implantation, and to 20° to 45° when the material of the tapered mask is SiO2.
    Type: Application
    Filed: February 15, 2006
    Publication date: June 22, 2006
    Applicant: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Yoichiro Tarui, Ken-ichi Ohtsuka, Masayuki Imaizumi, Hiroshi Sugimoto, Tetsuya Takami
  • Patent number: 7029969
    Abstract: A semiconductor device and its manufacturing method in which the trade-off relationship between channel resistance and JFET resistance is improved. The same mask is used to form a source region and a base region by ion implantation. In a vertical MOSFET including SiC, a source region and a base region are formed by ion implantation using the same tapered mask to give the base region a tapered shape. The taper angle of the tapered mask is set to 30° to 60° when the material of the tapered mask has the same range as SiC in ion implantation, and to 20° to 45° when the material of the tapered mask is SiO2.
    Type: Grant
    Filed: March 18, 2004
    Date of Patent: April 18, 2006
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Yoichiro Tarui, Ken-ichi Ohtsuka, Masayuki Imaizumi, Hiroshi Sugimoto, Tetsuya Takami
  • Publication number: 20040188755
    Abstract: A semiconductor device and its manufacturing method in which the trade-off relationship between channel resistance and JFET resistance is improved. The same mask is used to form a source region and a base region by ion implantation. In a vertical MOSFET including SiC, a source region and a base region are formed by ion implantation using the same tapered mask to give the base region a tapered shape. The taper angle of the tapered mask is set to 30° to 60° when the material of the tapered mask has the same range as SiC in ion implantation, and to 20° to 45° when the material of the tapered mask is SiO2.
    Type: Application
    Filed: March 18, 2004
    Publication date: September 30, 2004
    Applicant: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Yoichiro Tarui, Ken-ichi Ohtsuka, Masayuki Imaizumi, Hiroshi Sugimoto, Tetsuya Takami
  • Patent number: 5540345
    Abstract: A process of producing a diffraction grating includes the steps of forming a coating layer on a first diffraction grating layer of a resin formed on a substrate without damaging the diffraction grating layer, removing a portion of the coating layer positioned on the first diffraction grating layer by etching to form a second diffraction grating layer of the coating layer having the reverse phase to that of the first diffraction grating layer, removing the first diffraction grating layer, and etching the substrate with a mask of the second diffraction grating layer, so that the diffraction grating having the reverse phase can be easily produced. When the first diffraction grating layer is left and both the first and second diffraction grating layers are used as a mask, the diffraction grating having a period half times as large as that of the first grating layer can be easily produced.
    Type: Grant
    Filed: December 27, 1993
    Date of Patent: July 30, 1996
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Hiroshi Sugimoto, Teruhito Matsui, Ken-ichi Ohtsuka, Yuji Abe, Toshiyuki Ohishi
  • Patent number: 5300190
    Abstract: A process of producing a diffraction grating comprises the steps of forming a coating layer on a first diffraction grating layer of a resin formed on a substrate without damaging the diffraction grating layer, removing a portion of the coating layer positioned on the first diffraction grating layer by etching to form a second diffraction grating layer of the coating layer having the reverse phase to that of the first diffraction grating layer, removing the first diffraction grating layer, and etching the substrate with a mask of the second diffraction grating layer, so that the diffraction grating having the reverse phase can be easily produced. When the first diffraction grating layer is left and both the first and second diffraction grating layers are used as a mask, the diffraction grating having a period half times as large as that of the first grating layer can be easily produced.
    Type: Grant
    Filed: September 21, 1992
    Date of Patent: April 5, 1994
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Hiroshi Sugimoto, Teruhito Matsui, Ken-ichi Ohtsuka, Yuji Abe, Toshiyuki Ohishi