Patents by Inventor Kenneth Charles Barnett

Kenneth Charles Barnett has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8665028
    Abstract: An amplifier with integrated filter (e.g., an LNA) is described. In one design, the amplifier may include a gain stage, a filter stage, and a buffer stage. The gain stage may provide signal amplification for an input signal. The filter stage may provide filtering for the input signal. The buffer stage may buffer a filtered signal from the filter stage. The amplifier may further include a second filter stage and a second buffer stage. The second filter stage may provide additional filtering for the input signal. The second buffer stage may buffer a second filtered signal from the second filter stage. All of the stages may be stacked and coupled between a supply voltage and circuit ground. The filter stage(s) may implement an elliptical lowpass filter. Each filter stage may include an inductor and a capacitor coupled in parallel and forming a resonator tank to attenuate interfering signals.
    Type: Grant
    Filed: July 6, 2012
    Date of Patent: March 4, 2014
    Assignee: QUALOCOMM Incorporated
    Inventors: Tae Wook Kim, Guy Klemens, Kenneth Charles Barnett, Susanta Sengupta, Gurkanwal Singh Sahota
  • Patent number: 8589750
    Abstract: A built-in self test (BiST) system is described. The BiST system includes a circuit-under-test. The BiST system also includes one or more embedded sensors. Each of the embedded sensors includes one or more switches connected to one or more nodes within the circuit-under-test. The BiST system further includes a signal generator. The BiST system also includes a bus interface. The bus interface provides for external access of the BiST system.
    Type: Grant
    Filed: July 14, 2010
    Date of Patent: November 19, 2013
    Assignee: QUALCOMM, Incorporated
    Inventors: Gaurab Banerjee, Manas Behera, Kenneth Charles Barnett
  • Patent number: 8385872
    Abstract: The present patent application comprises a linear transconductor having at least one input and at least one output, comprising a differential amplifier having a plurality of transistors and a plurality of inputs, wherein a difference of input signals is amplified, a cascode circuit having a plurality of transistors, wherein the transistors are operably connected to the differential amplifier, wherein reverse isolation between an input and an output of the linear transconductor is improved by decoupling the input and the output of the linear transconductor by mounting at least one transistor of the plurality of transistors of the cascode circuit as a common-gate stacked on the at least one transistor of the differential amplifier, an active load having a plurality of transistors operably connected between the cascode circuit and supply voltage, and an auxiliary device operably connected to the connection between the active load, the cascode device and ground.
    Type: Grant
    Filed: November 3, 2011
    Date of Patent: February 26, 2013
    Assignee: QUALCOMM Incorporated
    Inventors: Harish S. Muthali, Kenneth Charles Barnett
  • Patent number: 8310309
    Abstract: A differential Low Noise Amplifier (LNA) includes a first stage of resistive feedback amplifiers and second stage of complementary amplifiers, where the outputs of the first stage are coupled to the inputs of the second stage in a cross-coupled fashion. An inductive load, such as a transformer, combines signals output from the complementary amplifiers of the second stage. In one example, the LNA has an input impedance of less than 75 ohms, a noise factor of less than 2 dB, and a gain of more than 20 dB. Due to the low input impedance, the LNA is usable to amplify a signal received from a source having a similar low impedance without the use of an impedance matching network between the output of the source and the input of the LNA.
    Type: Grant
    Filed: May 3, 2010
    Date of Patent: November 13, 2012
    Assignee: QUALCOMM, Incorporated
    Inventors: Manas Behera, Harish S Muthali, Kenneth Charles Barnett
  • Publication number: 20120274403
    Abstract: An amplifier with integrated filter (e.g., an LNA) is described. In one design, the amplifier may include a gain stage, a filter stage, and a buffer stage. The gain stage may provide signal amplification for an input signal. The filter stage may provide filtering for the input signal. The buffer stage may buffer a filtered signal from the filter stage. The amplifier may further include a second filter stage and a second buffer stage. The second filter stage may provide additional filtering for the input signal. The second buffer stage may buffer a second filtered signal from the second filter stage. All of the stages may be stacked and coupled between a supply voltage and circuit ground. The filter stage(s) may implement an elliptical lowpass filter. Each filter stage may include an inductor and a capacitor coupled in parallel and forming a resonator tank to attenuate interfering signals.
    Type: Application
    Filed: July 6, 2012
    Publication date: November 1, 2012
    Applicant: QUALCOMM INCORPORATED
    Inventors: Tae Wook Kim, Guy Klemens, Kenneth Charles Barnett, Susanta Sengupta, Gurkanwal Singh Sahota
  • Patent number: 8237509
    Abstract: An amplifier with integrated filter (e.g., an LNA) is described. In one design, the amplifier may include a gain stage, a filter stage, and a buffer stage. The gain stage may provide signal amplification for an input signal. The filter stage may provide filtering for the input signal. The buffer stage may buffer a filtered signal from the filter stage. The amplifier may further include a second filter stage and a second buffer stage. The second filter stage may provide additional filtering for the input signal. The second buffer stage may buffer a second filtered signal from the second filter stage. All of the stages may be stacked and coupled between a supply voltage and circuit ground. The filter stage(s) may implement an elliptical lowpass filter. Each filter stage may include an inductor and a capacitor coupled in parallel and forming a resonator tank to attenuate interfering signals.
    Type: Grant
    Filed: September 10, 2007
    Date of Patent: August 7, 2012
    Assignee: QUALCOMM, Incorporated
    Inventors: Tae Wook Kim, Guy Klemens, Kenneth Charles Barnett, Susanta Sangupta, Gurkanwal Singh Sahota
  • Publication number: 20120043996
    Abstract: The present patent application comprises a linear transconductor having at least one input and at least one output, comprising a differential amplifier having a plurality of transistors and a plurality of inputs, wherein a difference of input signals is amplified, a cascode circuit having a plurality of transistors, wherein the transistors are operably connected to the differential amplifier, wherein reverse isolation between an input and an output of the linear transconductor is improved by decoupling the input and the output of the linear transconductor by mounting at least one transistor of the plurality of transistors of the cascode circuit as a common-gate stacked on the at least one transistor of the differential amplifier, an active load having a plurality of transistors operably connected between the cascode circuit and supply voltage, and an auxiliary device operably connected to the connection between the active load, the cascode device and ground.
    Type: Application
    Filed: November 3, 2011
    Publication date: February 23, 2012
    Applicant: QUALCOMM Incorporated
    Inventors: Harish Muthali, Kenneth Charles Barnett
  • Publication number: 20120017131
    Abstract: A built-in self test (BiST) system is described. The BiST system includes a circuit-under-test. The BiST system also includes one or more embedded sensors. Each of the embedded sensors includes one or more switches connected to one or more nodes within the circuit-under-test. The BiST system further includes a signal generator. The BiST system also includes a bus interface. The bus interface provides for external access of the BiST system.
    Type: Application
    Filed: July 14, 2010
    Publication date: January 19, 2012
    Applicant: QUALCOMM INCORPORATED
    Inventors: Gaurab Banerjee, Manas Behera, Kenneth Charles Barnett
  • Patent number: 8086207
    Abstract: The present patent application comprises a linear transconductor having at least one input and at least one output, comprising a differential amplifier having a plurality of transistors and a plurality of inputs, wherein a difference of input signals is amplified, a cascode circuit having a plurality of transistors, wherein the transistors are operably connected to the differential amplifier, wherein reverse isolation between an input and an output of the linear transconductor is improved by decoupling the input and the output of the linear transconductor by mounting at least one transistor of the plurality of transistors of the cascode circuit as a common-gate stacked on the at least one transistor of the differential amplifier, an active load having a plurality of transistors operably connected between the cascode circuit and supply voltage, and an auxiliary device operably connected to the connection between the active load, the cascode device and ground.
    Type: Grant
    Filed: June 12, 2007
    Date of Patent: December 27, 2011
    Assignee: QUALCOMM Incorporated
    Inventors: Harish Muthali, Kenneth Charles Barnett
  • Patent number: 8058901
    Abstract: A latch includes three circuits. The first circuit drives a first output (QB) to a first level when a first input (D) and a first clock phase (CK) are both low, to a second level when D and CK are both high, and provides high impedance (HI-Z) when different logic levels are applied to D and CK. The second circuit drives a second output (Q) to the first level when a third input (DB) and a complimentary clock phase (CKB) are both low, to the second level when DB and CKB are both high, and provides HI-Z when different logic levels are applied to DB and CKB. The third circuit maintains voltages of Q and QB when the first and second circuits provide HI-Z at Q and QB. Odd-number dividers constructed with such latches produce 50% duty cycle operation without restricting output pulse widths to integer multiples of input periods.
    Type: Grant
    Filed: September 2, 2009
    Date of Patent: November 15, 2011
    Assignee: QUALCOMM Incorporated
    Inventors: Kun Zhang, Kenneth Charles Barnett
  • Publication number: 20110267144
    Abstract: A differential Low Noise Amplifier (LNA) includes a first stage of resistive feedback amplifiers and second stage of complementary amplifiers, where the outputs of the first stage are coupled to the inputs of the second stage in a cross-coupled fashion. An inductive load, such as a transformer, combines signals output from the complementary amplifiers of the second stage. In one example, the LNA has an input impedance of less than 75 ohms, a noise factor of less than 2 dB, and a gain of more than 20 dB. Due to the low input impedance, the LNA is usable to amplify a signal received from a source having a similar low impedance without the use of an impedance matching network between the output of the source and the input of the LNA.
    Type: Application
    Filed: May 3, 2010
    Publication date: November 3, 2011
    Applicant: QUALCOMM INCORPORATED
    Inventors: Manas Behera, Harish S. Muthali, Kenneth Charles Barnett
  • Patent number: 7949322
    Abstract: This disclosure is directed to a frequency-selective low noise amplifier (LNA) with wide-band impedance and noise matching. The LNAS may include a closed loop circuit that supports wideband input matching. For example, the closed loop circuit may be configure to impedance match an input signal and provide a low noise figure. In addition, the LNA may include an open loop circuit that amplifies the input signal and provides a high output impedance. The open loop circuit may further include a selectivity filter that filters out frequencies outside a desired frequency band. The LNA may drive a tunable band-pass filter via the open loop circuit.
    Type: Grant
    Filed: March 9, 2007
    Date of Patent: May 24, 2011
    Assignee: QUALCOMM, Incorporated
    Inventors: Tae Wook Kim, Kenneth Charles Barnett
  • Patent number: 7902925
    Abstract: An amplifier, which has good linearity and noise performance, includes first, second, third, and fourth transistors and an inductor. The first and second transistors are coupled as a first cascode pair, and the third and fourth transistors are coupled as a second cascode pair. The third transistor has its gate coupled to the source of the second transistor, and the fourth transistor has its drain coupled to the drain of the second transistor. The first transistor provides signal amplification. The second transistor provides load isolation and generates an intermediate signal for the third transistor. The third transistor generates distortion components used to cancel third order distortion component generated by the first transistor. The inductor provides source degeneration for the first transistor and improves distortion cancellation. The sizes of the second and third transistors are selected to reduce gain loss and achieve good linearity for the amplifier.
    Type: Grant
    Filed: November 22, 2005
    Date of Patent: March 8, 2011
    Assignee: QUALCOMM, Incorporated
    Inventors: Namsoo Kim, Kenneth Charles Barnett, Vladimir Aparin
  • Patent number: 7889007
    Abstract: A differential amplifier, which has good linearity and noise performance, includes a first side that includes first, second, third, and fourth transistors and an inductor. The first and second transistors are coupled as a first cascode pair, and the third and fourth transistors are coupled as a second cascode pair. The third transistor has its gate coupled to the source of the second transistor, and the fourth transistor has its drain coupled to the drain of the second transistor. The first transistor provides signal amplification. The second transistor provides load isolation and generates an intermediate signal for the third transistor. The third transistor generates distortion components used to cancel third order distortion component generated by the first transistor. The inductor provides source degeneration for the first transistor and improves distortion cancellation. The sizes of the second and third transistors are selected to reduce gain loss and achieve good linearity for the amplifier.
    Type: Grant
    Filed: April 5, 2007
    Date of Patent: February 15, 2011
    Assignee: QUALCOMM, Incorporated
    Inventors: Namsoo Kim, Kenneth Charles Barnett, Vladimir Aparin
  • Patent number: 7839202
    Abstract: A bandgap voltage reference circuit and methods for generating a bandgap reference voltage are disclosed. An operational amplifier receives first and second input voltages from a first and second current path, respectively. A buffer stage is coupled to an output of the operational amplifier and generates third and fourth voltages on the first and second path. A temperature dependent current is generated using the third and fourth voltages in combination with a first diode, second diode and a resistor. A third current path mirrors the temperature dependent current and a temperature independent voltage is generated for the bandgap reference voltage in the third current path using the temperature dependent current in combination with a second resistor and related diode.
    Type: Grant
    Filed: October 2, 2007
    Date of Patent: November 23, 2010
    Assignee: QUALCOMM, Incorporated
    Inventors: Susanta Sengupta, Kenneth Charles Barnett, Yunfei Feng
  • Patent number: 7834698
    Abstract: According to some embodiments, an amplifier may include a transconductance stage, a tail current source stage, and an adaptive biasing stage. The transconductance stage may be configured to receive an input voltage. The tail current source stage may be configured to provide current to the transconductance stage. The adaptive biasing stage may capacitively couple the transconductance stage to the tail current source stage.
    Type: Grant
    Filed: May 23, 2008
    Date of Patent: November 16, 2010
    Assignee: QUALCOMM Incorporated
    Inventors: Susanta Sengupta, Kenneth Charles Barnett
  • Patent number: 7719352
    Abstract: Active circuits with isolation switches are described. In one design, an apparatus includes first and second amplifiers coupled in parallel. Each amplifier receives an input signal and provides an output signal. Each amplifier has a switch that isolates the amplifier when the amplifier is turned off. The first and second amplifiers may be high and low gain amplifiers or two low noise amplifiers (LNAs). The first and second amplifiers may be for different communication systems, different frequency bands, and/or different gain ranges. In general, any number of amplifiers may be coupled in parallel, and each amplifier may have a switch to isolate that amplifier when turned off. A switch for an amplifier may be a shunt switch coupled between an internal node of the amplifier and ground. The shunt switch may be closed when the amplifier is turned off and may be opened when the amplifier is turned on.
    Type: Grant
    Filed: August 1, 2007
    Date of Patent: May 18, 2010
    Assignee: QUALCOMM Incorporated
    Inventors: Tae Wook Kim, Kenneth Charles Barnett, Harish Muthali
  • Patent number: 7660598
    Abstract: A wireless device is equipped with multiple (e.g., two) antennas, which may be of different designs. Each antenna interacts with the wireless environment in a different manner and achieves different scattering effect. The wireless device has one transmit signal path for each antenna. Each transmit signal path generates an RF output signal for transmission from the associated antenna. The wireless device controls the operation of one or more transmit signal paths to achieve a larger received signal level at a receiving base station. The wireless device may (1) autonomously adjust the transmit signal path(s) without relying on any feedback from the base station or (2) adjust the transmit signal path(s) based on transmit power control (TPC) commands received from the base station. The wireless device may selectively enable and disable each transmit signal path, vary the phase and/or gain of each transmit signal path, and so on.
    Type: Grant
    Filed: December 21, 2004
    Date of Patent: February 9, 2010
    Assignee: QUALCOMM, Incorporated
    Inventors: Kenneth Charles Barnett, Charles J. Persico, Paul Peterzell
  • Publication number: 20090289715
    Abstract: According to some embodiments, an amplifier may include a transconductance stage, a tail current source stage, and an adaptive biasing stage. The transconductance stage may be configured to receive an input voltage. The tail current source stage may be configured to provide current to the transconductance stage. The adaptive biasing stage may capacitively couple the transconductance stage to the tail current source stage.
    Type: Application
    Filed: May 23, 2008
    Publication date: November 26, 2009
    Applicant: QUALCOMM INCORPORATED
    Inventors: Susanta Sengupta, Kenneth Charles Barnett
  • Patent number: 7598793
    Abstract: A capacitance multiplier circuit is configured to sense a current through a capacitor in an RC filter of the circuit and to multiply the current so as to achieve a capacitance multiplier effect without adding additional circuitry or requiring additional power. The circuit includes an RC filter, a first signal path connected to a filter output, and a second signal path connected to an input to the filter. A current output through the filter (iout) is split between the two paths, sensed in the first path and multiplied in the second path. The multiplied current is fed back from the second path to the filter input to raise the effective capacitance of capacitor C. The capacitance multiplier circuit, in raising the effective capacitance of the capacitor in the filter, does not affect the frequency response, linearity performance and/or stability of the overall circuit.
    Type: Grant
    Filed: March 21, 2008
    Date of Patent: October 6, 2009
    Assignee: QUALCOMM Incorporated
    Inventors: Susanta Sengupta, Kenneth Charles Barnett