Patents by Inventor Kenneth G. Richardson

Kenneth G. Richardson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7478354
    Abstract: A method for producing a chip is disclosed. A first step of the method may involve fabricating the chip only up to and including a first metal layer during a first manufacturing phase such that an input/output (I/O) region of the chip has a plurality of slots, where each of the slots has a plurality of first transistors. A second step of the method may involve designing a plurality of upper metal layers above the first metal layer in response to a custom design created after the first fabricating has started, the upper metal layers interconnecting a plurality of the first transistors to form a plurality of mixed-signal building block functions. A third step of the method may involve fabricating the chip to add the upper metal layers during a second manufacturing phase.
    Type: Grant
    Filed: May 20, 2005
    Date of Patent: January 13, 2009
    Assignee: LSI Corporation
    Inventors: Donald T. McGrath, Scott C. Savage, Robert D. Waldron, Kenneth G. Richardson
  • Patent number: 7373622
    Abstract: An apparatus including a base layer of a platform application specific integrated circuit (ASIC), a mixed-signal function and a built-in self test (BIST) function. The base layer of the platform ASIC generally includes a plurality of pre-diffused regions disposed around a periphery of the platform ASIC. Each of the pre-diffused regions is generally configured to be metal-programmable. The mixed-signal function may include two or more sub-functions formed with a metal mask set placed over a first number of the plurality of pre-diffused regions. The BIST function may be formed with a metal mask set placed over a second number of the plurality of pre-diffused regions. The BIST function may be configured to test the mixed-signal function and present a digital signal indicating an operating condition of the mixed-signal function.
    Type: Grant
    Filed: May 13, 2005
    Date of Patent: May 13, 2008
    Assignee: LSI Logic Corporation
    Inventors: Scott C. Savage, Donald T. McGrath, Robert D. Waldron, Kenneth G. Richardson
  • Patent number: 7373629
    Abstract: An apparatus comprising an integrated circuit having (i) a number of regions each pre-diffused and configured to be metal-programmed and (ii) a plurality of pins configured to connect the integrated circuit to a socket. A logic portion may be implemented on the integrated circuit (i) configured to implement integrated circuit operations and (ii) having one or more I/O connections and one or more supply connections. A first group of the pre-diffused regions are metal-programmed and coupled to said I/O connections. A second group of the pre-diffused regions are metal-programmed and coupled to the supply connections.
    Type: Grant
    Filed: April 25, 2005
    Date of Patent: May 13, 2008
    Assignee: LSI Logic Corporation
    Inventors: Donald T. McGrath, Scott C. Savage, Robert D. Waldron, Kenneth G. Richardson
  • Patent number: 7360178
    Abstract: A method for producing a chip is disclosed. A first step of the method may include fabricating the chip only up to and including a first metal layer such that a core region of the chip has an array of cells, each of the cells having a plurality of transistors. A second step generally involves designing a plurality of upper metal layers above the first metal layer in response to a custom design created after the first fabricating has started, the upper metal layers interconnecting a plurality of the cells to form (i) a mixed-signal module and (ii) a digital module, the mixed signal module generating at least one analog signal and at least one digital signal. In a third step, the method may include fabricating the chip to add the upper metal layers.
    Type: Grant
    Filed: May 24, 2005
    Date of Patent: April 15, 2008
    Assignee: LSI Logic Corporation
    Inventors: Scott C. Savage, Donald T. McGrath, Robert D. Waldron, Kenneth G. Richardson
  • Publication number: 20080048267
    Abstract: Various embodiments of the present invention provide circuits and methods for improved FET matching. As one example, such methods may include providing two or more transistors. Each of the transistors includes a channel that varies in cross-sectional width from the source to the drain, and the transistors are matched one to another.
    Type: Application
    Filed: August 14, 2007
    Publication date: February 28, 2008
    Applicant: Agere Systems Inc.
    Inventors: Kenneth G. Richardson, Michael Straub
  • Patent number: 7305646
    Abstract: An apparatus that may include a base layer of a platform application specific integrated circuit (ASIC) and a mixed-signal function. The base layer of the platform application specific integrated circuit (ASIC) generally comprises a plurality of pre-diffused regions disposed around a periphery of the platform ASIC. Each of the pre-diffused regions may be configured to be metal-programmable. The mixed-signal function may include two or more sub-functions formed with a metal mask set placed over a number of the plurality of pre-diffused regions.
    Type: Grant
    Filed: May 9, 2005
    Date of Patent: December 4, 2007
    Assignee: LSI Corporation
    Inventors: Donald T. McGrath, Robert D. Waldron, Scott C. Savage, Kenneth G. Richardson
  • Patent number: 7292063
    Abstract: A method for interconnecting sub-functions of metal-mask programmable functions that includes the steps of (A) forming a base layer of a platform application specific integrated circuit (ASIC) comprising a plurality of pre-diffused regions disposed around a periphery of the platform ASIC, (B) forming two or more sub-functions of a function with a metal mask set placed over a number of the plurality of pre-diffused regions of the platform application specific integrated circuit and (C) configuring one or more connection points in each of the two or more sub-functions such that interconnections between the two or more sub-functions are tool routable in a single layer. Each of the pre-diffused regions is configured to be metal-programmable.
    Type: Grant
    Filed: May 2, 2005
    Date of Patent: November 6, 2007
    Assignee: LSI Corporation
    Inventors: Scott C. Savage, Robert D. Waldron, Donald T. McGrath, Kenneth G. Richardson
  • Patent number: 7259586
    Abstract: An apparatus comprising an integrated circuit and a logic portion. The integrated circuit may have a plurality of regions each (i) pre-diffused and configured to be metal-programmed and (ii) configured to connect the integrated circuit to a socket. The logic portion may be implemented on the integrated circuit. The plurality of metal programmable regions are each (i) independently programmable and (ii) located in one of said pre-diffused regions. Each of the metal programmable regions comprises (a) a regulator section configured to generate an operating voltage from a common supply voltage, (b) a logic section configured to implement integrated circuit functions and operate at the operating voltage, and (c) a level shifter configured to shift the operating voltage to an external voltage level.
    Type: Grant
    Filed: April 27, 2005
    Date of Patent: August 21, 2007
    Assignee: LSI Corporation
    Inventors: Scott A. Peterson, Donald T. McGrath, Scott C. Savage, Kenneth G. Richardson
  • Patent number: 6954107
    Abstract: An amplifier for a differential signal drain is able to amplify a signal over a frequency range and boost the signal within a specified frequency range. A resistor is placed between the drain and gate of the first transistor of a cascode amplifier and can be selected to provide additional signal boost at a specified input frequency. An additional input transistor may be added to provide a stepped amplification over the frequency range. The amplifier is further able to reject common mode signals by using regulating transistors.
    Type: Grant
    Filed: December 23, 2004
    Date of Patent: October 11, 2005
    Assignee: LSI Logic Corporation
    Inventor: Kenneth G. Richardson
  • Patent number: 6864748
    Abstract: An amplifier for a differential signal drain is able to amplify a signal over a frequency range and boost the signal within a specified frequency range. A resistor is placed between the drain and gate of the first transistor of a cascode amplifier and can be selected to provide additional signal boost at a specified input frequency. An additional input transistor may be added to provide a stepped amplification over the frequency range. The amplifier is further able to reject common mode signals by using regulating transistors.
    Type: Grant
    Filed: January 31, 2003
    Date of Patent: March 8, 2005
    Assignee: LSI Logic Corporation
    Inventor: Kenneth G. Richardson
  • Patent number: 6784745
    Abstract: A current amplifier has a variable resistor or capacitor to provide a high frequency boost. Additionally, additional transistors may be switched in and out of the circuit to provide different gains at lower frequency. The combination of variable resistors or capacitors and the switchable transistors provides control over the low frequency gain of the amplifier and the transition region from low gain to higher gain.
    Type: Grant
    Filed: January 31, 2003
    Date of Patent: August 31, 2004
    Assignee: LSI Logic Corporation
    Inventor: Kenneth G. Richardson
  • Publication number: 20040161276
    Abstract: An input pad for a differential current input to an integrated circuit contains a switchable and tunable input impedance. The input pad also contains ESD protection and common mode rejection while maintaining low capacitance. The common mode rejection comprises two resistors that combine to remove the common mode current from the two input lines, produce a reference current, and drive two output transistors that cancel the common mode current from the outputs.
    Type: Application
    Filed: January 31, 2003
    Publication date: August 19, 2004
    Inventor: Kenneth G. Richardson
  • Publication number: 20040150475
    Abstract: An amplifier for a differential signal drain is able to amplify a signal over a frequency range and boost the signal within a specified frequency range. A resistor is placed between the drain and gate of the first transistor of a cascode amplifier and can be selected to provide additional signal boost at a specified input frequency. An additional input transistor may be added to provide a stepped amplification over the frequency range. The amplifier is further able to reject common mode signals by using regulating transistors.
    Type: Application
    Filed: January 31, 2003
    Publication date: August 5, 2004
    Inventor: Kenneth G. Richardson
  • Publication number: 20040150478
    Abstract: A current amplifier has a variable resistor or capacitor to provide a high frequency boost. Additionally, additional transistors may be switched in and out of the circuit to provide different gains at lower frequency. The combination of variable resistors or capacitors and the switchable transistors provides control over the low frequency gain of the amplifier and the transition region from low gain to higher gain.
    Type: Application
    Filed: January 31, 2003
    Publication date: August 5, 2004
    Inventor: Kenneth G. Richardson
  • Patent number: 6664816
    Abstract: A signal amplitude comparator which includes a first input that receives an input signal and generates an output signal that is a non-linear function of the input signal, and a second input circuit that receives a reference input signal and generates a second output signal that generally tracks process, temperature and supply variation. The signal amplitude comparator also includes an amplifier, a filter and a comparator. The amplifier amplifies a signal difference between the first and second output signals and outputs a train of pulses if a peak of the input signal exceeds the reference input signal. A second reference signal is applied to the comparator which generates an output which indicates whether the input signal exceeds a pre-determined threshold value. The signal amplitude comparator also includes a pair of input amplifiers which receive and translate the input and reference input signals to levels suitable for the input circuits.
    Type: Grant
    Filed: July 30, 2002
    Date of Patent: December 16, 2003
    Assignee: LSI Logic Corporation
    Inventors: Tri Nguyen, Kenneth G. Richardson
  • Patent number: 6621299
    Abstract: An integrated circuit having input output buffers, where the integrated circuit is powered by at least a core power supply and an input output power supply. A level shifter receives an active low signal that indicates that the core power supply has powered down. The level shifter then outputs a known state upon receipt of the active low signal. A control circuit receives the known state form the level shifter, and then tristates the input output buffers upon receipt of the known state.
    Type: Grant
    Filed: May 4, 2001
    Date of Patent: September 16, 2003
    Assignee: LSI Logic Corporation
    Inventors: Todd A. Randazzo, Matthew J. Russell, Kenneth S. Szajda, Jonathan A. Schmitt, Kenneth G. Richardson, Timothy P. McGonagle
  • Patent number: 6617889
    Abstract: A signal amplitude comparator which includes a first differential input circuit that is biased, is configured to receive an input voltage and is configured to generate a first output current that is a non-linear function of the input voltage, a second differential input circuit which is biased similarly to the first differential input circuit, is configured to receive a reference input voltage and is configured to generate a second output current that generally tracks process, temperature and supply variation, and a comparator which is connected to the first differential input circuit and the second differential input circuit and is configured to receive the first output current from the first differential input circuit and the second output current from the second differential input circuit. The comparator is configured to compare the first and second output currents and generate an output which indicates whether the input voltage exceeds a pre-determined threshold value.
    Type: Grant
    Filed: May 29, 2002
    Date of Patent: September 9, 2003
    Assignee: LSI Logic Corporation
    Inventor: Kenneth G. Richardson
  • Patent number: 6614269
    Abstract: A polyphase amplitude detector for detecting the amplitude of a polyphase signal. The polyphase amplitude detector includes means for generating differential pair signals. The differential pair signals are buffered and amplified and then AC coupled to the amplitude detector. The amplitude detector detects the amplitude of each phase of the polyphase signal and generates output signals which are used to control the amplitude of the polyphase signal.
    Type: Grant
    Filed: August 13, 2002
    Date of Patent: September 2, 2003
    Assignee: LSI Logic Corporation
    Inventors: Kenneth G. Richardson, Peter Windler
  • Patent number: 5932996
    Abstract: A switching power supply that uses the intrinsic series resistance of an output bypass capacitor to sense changes in current flow through a switch that is connects between the input and output of the switching power supply. When the switch runs on, current flows from the input to the output and through a bypass capacitor. The intrinsic series resistance of the bypass capacitor develops a voltage across it as current flows through the capacitor. This voltage is used by a sense circuit to help determine when to shut off the switch. A low-cost regulator develops an output voltage that is divided and compared to a reference to determine if the input voltage is sufficient. If it is not, the power supply is not allowed to operate and the switch is not allowed to turn on.
    Type: Grant
    Filed: April 28, 1998
    Date of Patent: August 3, 1999
    Assignee: Hewlett-Packard Co.
    Inventors: Steven F. Liepe, Tessa H. Velasquez, Kenneth G. Richardson
  • Patent number: 5878934
    Abstract: A tape drive for a data tape mini-cartridge. Cartridges of interest have an internal capstan for an internal drive belt driven by a drive roller in the tape drive. The tape drive has a drive roller directly on a rotating exterior surface of the motor. In one example embodiment, the motor has an external rotor. In an example embodiment, no part of the motor diameter extends below or above the data cartridge. No intermediate rollers or belts are required. The motor stator is preferably mounted onto a metal support plate for heat conduction from the stator into the support plate. The motor preferably has space between the rotor and the support plate for air to flow into the stator for convection cooling. In addition, the motor rotor preferably includes cooling fins and air flow holes for additional convection cooling. A spring is mounted between the motor support plate and a chassis to provide a force holding the drive roller against the cartridge capstan.
    Type: Grant
    Filed: March 21, 1997
    Date of Patent: March 9, 1999
    Assignee: Hewlett-Packard Company
    Inventors: Fred O. Stephens, Raymond M. Cundiff, Sr., Kenneth G. Richardson, Jonathan D. Bassett