Patents by Inventor Kentaro Yoshikawa

Kentaro Yoshikawa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240290057
    Abstract: A processing apparatus includes: a processing portion that interpolates, when at least one of two-dimensional image information and three-dimensional sensor information that are input at an arbitrary time is missing, the missing two-dimensional image information or the missing three-dimensional sensor information and outputs an object detection result based on the interpolated two-dimensional image information and the interpolated three-dimensional sensor information to an object-tracking apparatus, wherein the processing portion interpolates the missing one of the two-dimensional image information and the three-dimensional sensor information with conversion of another of the two-dimensional image information and the three-dimensional sensor information, or interpolates the two-dimensional image information or the three-dimensional sensor information at a missing time with estimation based on two-dimensional image information or three-dimensional sensor information at another time.
    Type: Application
    Filed: February 1, 2024
    Publication date: August 29, 2024
    Inventors: Yoshimitsu Aoki, Kentaro Yoshikawa, Takuma Mori, Yoichi Natori, Kenji Nishimiya
  • Publication number: 20140281159
    Abstract: According to one embodiment, a memory controller includes an address conversion table, an address conversion circuit which executes a conversion of a first logical address for accessing to a primary storage device and a conversion of a second logical address for accessing to a secondary storage device, and a control circuit which is configured to access a nonvolatile memory as the primary storage device by receiving the first logical address, and access the nonvolatile memory as the secondary storage device by receiving the second logical address.
    Type: Application
    Filed: August 2, 2013
    Publication date: September 18, 2014
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Seiichiro Saito, Kentaro Yoshikawa, Masatoshi Sato
  • Patent number: 8261023
    Abstract: A data processor includes a cache memory control section which includes: a hit/miss determination section which is supplied with a request for data processing to determine whether data to be processed is present in a cache memory and outputs a cache hit/miss determination result and, if having determined that the data is not present in the cache memory, feeds a read command to make an upper memory control section read the data from the upper memory; a FIFO storage which stores the cache hit/miss determination result and the in-block read position information according to a FIFO system; and a cache memory read/write section which reads the hit/miss determination result and the in-block read position information from the FIFO storage and reads the data from the cache memory, or writes the data from the upper memory control section into the cache memory and outputs the data.
    Type: Grant
    Filed: December 15, 2009
    Date of Patent: September 4, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Kentaro Yoshikawa
  • Publication number: 20100149202
    Abstract: A cache memory device includes a memory section configured to store image data of a frame with a predetermined size as one cache block, and an address conversion section configured to convert a memory address of the image data such that a plurality of different indices are assigned in units of the predetermined size in horizontal direction in the frame so as to generate address data, wherein the image data is output from the memory section as output data by specifying a tag, an index, and a block address based on the address data generated by the address conversion section through conversion.
    Type: Application
    Filed: November 23, 2009
    Publication date: June 17, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Kentaro Yoshikawa
  • Publication number: 20100153656
    Abstract: A data processor includes a cache memory control section which includes: a hit/miss determination section which is supplied with a request for data processing to determine whether data to be processed is present in a cache memory and outputs a cache hit/miss determination result and, if having determined that the data is not present in the cache memory, feeds a read command to make an upper memory control section read the data from the upper memory; a FIFO storage which stores the cache hit/miss determination result and the in-block read position information according to a FIFO system; and a cache memory read/write section which reads the hit/miss determination result and the in-block read position information from the FIFO storage and reads the data from the cache memory, or writes the data from the upper memory control section into the cache memory and outputs the data.
    Type: Application
    Filed: December 15, 2009
    Publication date: June 17, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Kentaro Yoshikawa