Patents by Inventor Keonhee PARK

Keonhee PARK has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230146012
    Abstract: Disclosed are semiconductor memory devices and their fabrication methods. The semiconductor memory device comprises a semiconductor substrate that includes a cell array region and a peripheral region, a plurality of bottom electrodes on the semiconductor substrate on the cell array region, a dielectric layer that conformally covers sidewalls and top surfaces of the bottom electrodes, and a top electrode on the dielectric layer and between the bottom electrodes. The top electrode includes a first metal layer, a silicon-germanium layer, a second metal layer, and a silicon layer that are sequentially stacked. An amount of boron in the silicon-germanium layer is greater than an amount of boron in the silicon layer.
    Type: Application
    Filed: September 28, 2022
    Publication date: May 11, 2023
    Inventors: HYEON-WOO JANG, DONG-WAN KIM, Keonhee PARK, DONG-SIK PARK, SOOHO SHIN, JIHOON CHANG
  • Publication number: 20230039149
    Abstract: Disclosed are semiconductor devices and their fabrication methods. The semiconductor device comprises a substrate including a peripheral block and cell blocks each including a cell center region, a cell edge region, and a cell middle region, and bit lines extending on each cell block in a first direction. The bit lines include center bit lines, middle bit lines, and edge bit lines. The bit line has first and second lateral surfaces opposite to each other in a second direction. The first lateral surface straightly extends along the first direction on the cell center region, the cell middle region, and the cell edge region. The second lateral surface straightly extends along the first direction on the cell center region and the cell edge region, and the second lateral surface extends along a third direction, that intersects the first direction and the second direction, on the cell middle region.
    Type: Application
    Filed: May 18, 2022
    Publication date: February 9, 2023
    Inventors: Dong-Wan KIM, Keonhee PARK, Dong-Sik PARK, Joonsuk PARK, Jihoon CHANG, Hyeon-Woo JANG
  • Publication number: 20230039205
    Abstract: Disclosed are semiconductor memory devices and their fabrication methods. The method comprises providing a substrate including a cell array region and a boundary region, forming a device isolation layer that defines active sections on an upper portion of the substrate on the cell array region, forming an intermediate layer on the substrate on the boundary region, forming on the substrate an electrode layer that covers the intermediate layer on the boundary region, forming a capping layer on the electrode layer, forming an additional capping pattern including providing a first step difference to the capping layer on the boundary region, and allowing the additional capping pattern, the capping layer, and the electrode layer to proceed an etching process to form bit lines that run across the active sections. During the etching process, the electrode layer is simultaneously exposed on the cell array region and the boundary region.
    Type: Application
    Filed: April 19, 2022
    Publication date: February 9, 2023
    Inventors: Hyeon-Woo Jang, Dong-Wan Kim, Keonhee Park, Dong-sik Park, Joonsuk Park, Jihoon Chang
  • Publication number: 20230045674
    Abstract: A semiconductor device may include a substrate including a cell region and a peripheral region, a gate stack on the peripheral region, an interlayer insulating layer on the gate stack, peripheral circuit interconnection lines on the interlayer insulating layer, and an interconnection insulating pattern between the peripheral circuit interconnection lines. The interconnection insulating pattern may include a pair of vertical portions spaced apart from each other in a first direction parallel to a top surface of the substrate and a connecting portion connecting the vertical portions to each other. Each of the vertical portions of the interconnection insulating pattern may have a first thickness at a same level as top surfaces of the peripheral circuit interconnection lines and a second thickness at a same level as bottom surfaces of the peripheral circuit interconnection lines. The first thickness may be substantially equal to the second thickness.
    Type: Application
    Filed: May 6, 2022
    Publication date: February 9, 2023
    Inventors: Hyeon-Woo Jang, Dong-Wan Kim, Keonhee Park, Dong-Sik Park, Joonsuk Park, Jihoon Chang
  • Publication number: 20230041059
    Abstract: A semiconductor device may include a substrate including a cell region, a peripheral region, and a boundary region between the cell region and the peripheral region, bit lines provided on the cell region and extended in a first direction parallel to a top surface of the substrate, bit line capping patterns provided on the bit lines, and a boundary pattern provided on the boundary region. End portions of the bit lines may be in contact with a first interface of the boundary pattern, and the bit line capping patterns may include the same material as the boundary pattern.
    Type: Application
    Filed: July 5, 2022
    Publication date: February 9, 2023
    Inventors: DONG-WAN KIM, Keonhee PARK, DONG-SIK PARK, Joonsuk PARK, JIHOON CHANG, HYEON-WOO JANG