Patents by Inventor Keum-seok Park
Keum-seok Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11821106Abstract: A semiconductor process chamber includes a susceptor, a base plate surrounding the susceptor, a liner on an inner sidewall of the base plate, and a preheat ring between the susceptor and the base plate and coplanar with the susceptor. The process chamber further includes an upper dome coupled to the base plate and covering an upper surface of the susceptor. The upper dome includes a first section on an upper surface of the base plate and a second section extending from the first section and overlapping the susceptor. The first section includes a first region on the upper surface of the base plate, a second region extending from the first region past the base plate, and a third region extending from the second region with a decreasing thickness to contact the second section.Type: GrantFiled: January 12, 2018Date of Patent: November 21, 2023Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Keum Seok Park, Gyeom Kim, Yi Hwan Kim, Sun Jung Kim, Pan Kwi Park, Jeong Ho Yoo
-
Patent number: 11004976Abstract: A semiconductor device has a silicide source/drain region is fabricated by growing silicon on an epitaxial region including silicon and either germanium or carbon. In the method, a gate electrode is formed on a semiconductor substrate with a gate insulating layer interposed therebetween. An epitaxial layer is formed in the semiconductor substrate at both sides of the gate electrodes. A silicon layer is formed to cap the epitaxial layer. The silicon layer and a metal material are reacted to form a silicide layer. In a PMOS, the epitaxial layer has a top surface and inclined side surfaces that are exposed above the upper surface of the active region. The silicon layer is grown on the epitaxial layer in such a way as to cap the top and inclined surfaces.Type: GrantFiled: March 12, 2019Date of Patent: May 11, 2021Assignee: Samsung Electronics Co., Ltd.Inventors: Sungkwan Kang, Keum Seok Park, Byeongchan Lee, Sangbom Kang, Nam-Kyu Kim
-
Patent number: 10883173Abstract: A method of manufacturing a semiconductor device includes disposing a gas-storage cylinder storing monochlorosilane within a gas supply unit. The monochlorosilane is supplied from the gas-storage cylinder into a process chamber to form a silicon containing layer therein. The gas-storage cylinder includes manganese.Type: GrantFiled: November 26, 2018Date of Patent: January 5, 2021Assignee: SAMSUNG ELECTRONICS., LTD.Inventors: Yeonock Han, Wonwoong Chung, Keum Seok Park, Pankwi Park, Jeongho Yoo, Younjoung Cho, Byung Koo Kong, Mijeong Kim, Jin Wook Lee, Changeun Jang
-
Patent number: 10790133Abstract: A precleaning apparatus includes a chamber having an internal space in which a substrate is cleaned, a substrate support disposed in the chamber and configured to support the substrate, a plasma generation unit disposed in the chamber and configured to generate plasma gas, a heating unit configured to heat the substrate on the substrate support, a cleaning gas supply unit configured to supply gas for oxide etching to the internal space of the chamber, and a hydrogen gas supply unit configured to supply hydrogen gas to the internal space of the chamber.Type: GrantFiled: January 26, 2017Date of Patent: September 29, 2020Assignee: Samsung Electronics Co., Ltd.Inventors: Keum Seok Park, Sun Jung Kim, Yi Hwan Kim, Pan Kwi Park, Dong Suk Shin, Hyun Kwan Yu, Seung Hun Lee
-
Patent number: 10756211Abstract: A semiconductor device includes an active pattern protruding from a substrate, a gate structure crossing over the active pattern, and source/drain regions disposed on the active pattern at opposite sides of the gate structure. Each of the source/drain regions includes a first epitaxial pattern contacting the active pattern and a second epitaxial pattern on the first epitaxial pattern. The first epitaxial pattern comprises a material having a lattice constant which is the same as that of the substrate, and the second epitaxial pattern comprises a material having a lattice constant greater than that of the first epitaxial pattern.Type: GrantFiled: December 14, 2016Date of Patent: August 25, 2020Assignee: Samsung Electronics Co., Ltd.Inventors: Keum Seok Park, Jungho Yoo, Jinyeong Joe, Bonyoung Koo, Dongsuk Shin, Hongsik Yoon, Byeongchan Lee
-
Publication number: 20190309415Abstract: A method of manufacturing a semiconductor device includes disposing a gas-storage cylinder storing monochlorosilane within a gas supply unit. The monochlorosilane is supplied from the gas-storage cylinder into a process chamber to form a silicon containing layer therein. The gas-storage cylinder includes manganese.Type: ApplicationFiled: November 26, 2018Publication date: October 10, 2019Applicant: SK-MATERIALS CO., LTD.Inventors: Yeonock Han, Wonwoong Chung, Keum Seok Park, Pankwi Park, Jeongho Yoo, Younjoung Cho, Byung Koo Kong, Mijeong Kim, Jin Wook Lee, Changeun Jang
-
Publication number: 20190214498Abstract: A semiconductor device has a silicide source/drain region is fabricated by growing silicon on an epitaxial region including silicon and either germanium or carbon. In the method, a gate electrode is formed on a semiconductor substrate with a gate insulating layer interposed therebetween. An epitaxial layer is formed in the semiconductor substrate at both sides of the gate electrodes. A silicon layer is formed to cap the epitaxial layer. The silicon layer and a metal material are reacted to form a silicide layer. In a PMOS, the epitaxial layer has a top surface and inclined side surfaces that are exposed above the upper surface of the active region. The silicon layer is grown on the epitaxial layer in such a way as to cap the top and inclined surfaces.Type: ApplicationFiled: March 12, 2019Publication date: July 11, 2019Inventors: Sungkwan Kang, Keum Seok Park, Byeongchan Lee, Sangbom Kang, Nam-Kyu Kim
-
Patent number: 10263109Abstract: A semiconductor device has a silicide source/drain region is fabricated by growing silicon on an epitaxial region including silicon and either germanium or carbon. In the method, a gate electrode is formed on a semiconductor substrate with a gate insulating layer interposed therebetween. An epitaxial layer is formed in the semiconductor substrate at both sides of the gate electrodes. A silicon layer is formed to cap the epitaxial layer. The silicon layer and a metal material are reacted to form a silicide layer. In a PMOS, the epitaxial layer has a top surface and inclined side surfaces that are exposed above the upper surface of the active region. The silicon layer is grown on the epitaxial layer in such a way as to cap the top and inclined surfaces.Type: GrantFiled: January 14, 2016Date of Patent: April 16, 2019Assignee: Samsung Electronics Co., Ltd.Inventors: Sungkwan Kang, Keum Seok Park, Byeongchan Lee, Sangbom Kang, Nam-Kyu Kim
-
Patent number: 10208401Abstract: Disclosed is a substrate treating apparatus comprising a wafer chuck on which a substrate is placed, an injector unit on a side of the wafer chuck and injecting process gases that include a first gas and a second gas, and a gas supply unit supplying the process gases to the injector unit. The gas supply unit comprises first and second gas supply sources that respectively accommodate the first and second gases, first and second gas supply lines that respectively connect the first and second gas supply sources to the injector unit, and first and second heating units that are respectively disposed on the first and second gas supply lines. The first heating units disposed on the first gas supply line have a density per unit length greater than the density per unit length of the second heating units disposed on the second gas supply line.Type: GrantFiled: July 31, 2017Date of Patent: February 19, 2019Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Keum Seok Park, Sunjung Kim, Yihwan Kim
-
Patent number: 10170622Abstract: A semiconductor device has a silicide source/drain region is fabricated by growing silicon on an epitaxial region including silicon and either germanium or carbon. In the method, a gate electrode is formed on a semiconductor substrate with a gate insulating layer interposed therebetween. An epitaxial layer is formed in the semiconductor substrate at both sides of the gate electrodes. A silicon layer is formed to cap the epitaxial layer. The silicon layer and a metal material are reacted to form a silicide layer. In a PMOS, the epitaxial layer has a top surface and inclined side surfaces that are exposed above the upper surface of the active region. The silicon layer is grown on the epitaxial layer in such a way as to cap the top and inclined surfaces.Type: GrantFiled: June 12, 2017Date of Patent: January 1, 2019Assignee: Samsung Electronics Co., Ltd.Inventors: Sungkwan Kang, Keum Seok Park, Byeongchan Lee, Sangbom Kang, Nam-Kyu Kim
-
Publication number: 20180355510Abstract: A semiconductor process chamber includes a susceptor, a base plate surrounding the susceptor, a liner on an inner sidewall of the base plate, and a preheat ring between the susceptor and the base plate and coplanar with the susceptor. The process chamber further includes an upper dome coupled to the base plate and covering an upper surface of the susceptor. The upper dome includes a first section on an upper surface of the base plate and a second section extending from the first section and overlapping the susceptor. The first section includes a first region on the upper surface of the base plate, a second region extending from the first region past the base plate, and a third region extending from the second region with a decreasing thickness to contact the second section.Type: ApplicationFiled: January 12, 2018Publication date: December 13, 2018Inventors: Keum Seok Park, Gyeom Kim, Yi Hwan Kim, Sun Jung Kim, Pan Kwi Park, Jeong Ho Yoo
-
Publication number: 20180266017Abstract: Disclosed is a substrate treating apparatus comprising a wafer chuck on which a substrate is placed, an injector unit on a side of the wafer chuck and injecting process gases that include a first gas and a second gas, and a gas supply unit supplying the process gases to the injector unit. The gas supply unit comprises first and second gas supply sources that respectively accommodate the first and second gases, first and second gas supply lines that respectively connect the first and second gas supply sources to the injector unit, and first and second heating units that are respectively disposed on the first and second gas supply lines. The first heating units disposed on the first gas supply line have a density per unit length greater than the density per unit length of the second heating units disposed on the second gas supply line.Type: ApplicationFiled: July 31, 2017Publication date: September 20, 2018Inventors: KEUM SEOK PARK, SUNJUNG KIM, YIHWAN KIM
-
Patent number: 9972701Abstract: A semiconductor device includes a fin-type active area, nanosheets, a gate, a source/drain region, and insulating spacers. The fin-type active area protrudes from a substrate in a first direction. The nanosheets are spaced from an upper surface of the fin-type active area and include channel regions. The gate is over the fin-type active area. The source/drain region is connected to the nanosheets. The insulating spacers are in the fin-type active area and between the nanosheets. Air spaces are between the insulating spacers and the source/drain region based on positions of the insulating spacers.Type: GrantFiled: February 27, 2017Date of Patent: May 15, 2018Assignee: Samsung Electronics Co., Ltd.Inventors: Dong-woo Kim, Hyun-jung Lee, Sun-jung Kim, Seung-hun Lee, Keum-seok Park, Edward Namkyu Cho
-
Publication number: 20180025901Abstract: A precleaning apparatus includes a chamber having an internal space in which a substrate is cleaned, a substrate support disposed in the chamber and configured to support the substrate, a plasma generation unit disposed in the chamber and configured to generate plasma gas, a heating unit configured to heat the substrate on the substrate support, a cleaning gas supply unit configured to supply gas for oxide etching to the internal space of the chamber, and a hydrogen gas supply unit configured to supply hydrogen gas to the internal space of the chamber.Type: ApplicationFiled: January 26, 2017Publication date: January 25, 2018Inventors: Keum Seok Park, Sun Jung Kim, Yi Hwan Kim, Pan Kwi Park, Dong Suk Shin, Hyun Kwan Yu, Seung Hun Lee
-
Publication number: 20170278967Abstract: A semiconductor device has a silicide source/drain region is fabricated by growing silicon on an epitaxial region including silicon and either germanium or carbon. In the method, a gate electrode is formed on a semiconductor substrate with a gate insulating layer interposed therebetween. An epitaxial layer is formed in the semiconductor substrate at both sides of the gate electrodes. A silicon layer is formed to cap the epitaxial layer. The silicon layer and a metal material are reacted to form a silicide layer. In a PMOS, the epitaxial layer has a top surface and inclined side surfaces that are exposed above the upper surface of the active region. The silicon layer is grown on the epitaxial layer in such a way as to cap the top and inclined surfaces.Type: ApplicationFiled: June 12, 2017Publication date: September 28, 2017Inventors: Sungkwan Kang, Keum Seok Park, Byeongchan Lee, Sangbom Kang, Nam-Kyu Kim
-
Publication number: 20170250261Abstract: A semiconductor device includes a fin-type active area, nanosheets, a gate, a source/drain region, and insulating spacers. The fin-type active area protrudes from a substrate in a first direction. The nanosheets are spaced from an upper surface of the fin-type active area and include channel regions. The gate is over the fin-type active area. The source/drain region is connected to the nanosheets. The insulating spacers are in the fin-type active area and between the nanosheets. Air spaces are between the insulating spacers and the source/drain region based on positions of the insulating spacers.Type: ApplicationFiled: February 27, 2017Publication date: August 31, 2017Inventors: Dong-woo KIM, Hyun-jung LEE, Sun-jung KIM, Seung-hun LEE, Keum-seok PARK, Edward Namkyu CHO
-
Publication number: 20170092767Abstract: A semiconductor device includes an active pattern protruding from a substrate, a gate structure crossing over the active pattern, and source/drain regions disposed on the active pattern at opposite sides of the gate structure. Each of the source/drain regions includes a first epitaxial pattern contacting the active pattern and a second epitaxial pattern on the first epitaxial pattern. The first epitaxial pattern comprises a material having a lattice constant which is the same as that of the substrate, and the second epitaxial pattern comprises a material having a lattice constant greater than that of the first epitaxial pattern.Type: ApplicationFiled: December 14, 2016Publication date: March 30, 2017Inventors: Keum Seok PARK, Jungho YOO, Jinyeong JOE, Bonyoung KOO, Dongsuk SHIN, Hongsik YOON, Byeongchan LEE
-
Patent number: 9553190Abstract: A semiconductor device includes an active pattern protruding from a substrate, a gate structure crossing over the active pattern, and source/drain regions disposed on the active pattern at opposite sides of the gate structure. Each of the source/drain regions includes a first epitaxial pattern contacting the active pattern and a second epitaxial pattern on the first epitaxial pattern. The first epitaxial pattern comprises a material having a lattice constant which is the same as that of the substrate, and the second epitaxial pattern comprises a material having a lattice constant greater than that of the first epitaxial pattern.Type: GrantFiled: March 30, 2015Date of Patent: January 24, 2017Assignee: Samsung Electronics Co., Ltd.Inventors: Keum Seok Park, Jungho Yoo, Jinyeong Joe, Bonyoung Koo, Dongsuk Shin, Hongsik Yoon, Byeongchan Lee
-
Publication number: 20160133748Abstract: A semiconductor device has a silicide source/drain region is fabricated by growing silicon on an epitaxial region including silicon and either germanium or carbon. In the method, a gate electrode is formed on a semiconductor substrate with a gate insulating layer interposed therebetween. An epitaxial layer is formed in the semiconductor substrate at both sides of the gate electrodes. A silicon layer is formed to cap the epitaxial layer. The silicon layer and a metal material are reacted to form a silicide layer. In a PMOS, the epitaxial layer has a top surface and inclined side surfaces that are exposed above the upper surface of the active region. The silicon layer is grown on the epitaxial layer in such a way as to cap the top and inclined surfaces.Type: ApplicationFiled: January 14, 2016Publication date: May 12, 2016Inventors: Sungkwan Kang, Keum Seok Park, Byeongchan Lee, Sangbom Kang, Nam-Kyu Kim
-
Publication number: 20150380553Abstract: A semiconductor device includes an active pattern protruding from a substrate, a gate structure crossing over the active pattern, and source/drain regions disposed on the active pattern at opposite sides of the gate structure. Each of the source/drain regions includes a first epitaxial pattern contacting the active pattern and a second epitaxial pattern on the, first epitaxial pattern. The first epitaxial pattern comprises a material having a lattice constant which is the same as that of the substrate, and the second epitaxial pattern comprises a material having a lattice constant greater than that of the first epitaxial pattern.Type: ApplicationFiled: March 30, 2015Publication date: December 31, 2015Inventors: KEUM SEOK PARK, JUNGHO YOO, JINYEONG JOE, BONYOUNG KOO, DONGSUK SHIN, HONGSIK YOON, BYEONGCHAN LEE