Patents by Inventor Kevin P. D'Angelo
Kevin P. D'Angelo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20160266631Abstract: A single wire serial interface for power ICs and other devices is provided. To use the interface, a device is configured to include an EN/SET input pin. A counter within the device counts clock pulses sent to the EN/SET input pin. The output of the counter is passed to a ROM or other decoder circuit. The ROM selects an operational state for the device that corresponds to the value of the counter. In this way, control states may be selected for the device by sending corresponding clock pulses to the EN/SET pin. Holding the EN/SET pin high causes the device to maintain its operational state. Holding the EN/SET pin low for a predetermined timeout period resets the counter and causes the device to adopt a predetermined configuration (such as off) until new clock pulses are received at the EN/SET pin.Type: ApplicationFiled: February 11, 2016Publication date: September 15, 2016Inventors: Kevin P. d'Angelo, David Alan Brown, John Sung K. So, Jan Nilsson, Richard K. Williams
-
Patent number: 9295128Abstract: A single wire serial interface for power ICs and other devices is provided. To use the interface, a device is configured to include an EN/SET input pin. A counter within the device counts clock pulses sent to the EN/SET input pin. The output of the counter is passed to a ROM or other decoder circuit. The ROM selects an operational state for the device that corresponds to the value of the counter. In this way, control states may be selected for the device by sending corresponding clock pulses to the EN/SET pin. Holding the EN/SET pin high causes the device to maintain its operational state. Holding the EN/SET pin low for a predetermined timeout period resets the counter and causes the device to adopt a predetermined configuration (such as off) until new clock pulses are received at the EN/SET pin.Type: GrantFiled: September 16, 2013Date of Patent: March 22, 2016Assignee: Skyworks Solutions, Inc.Inventors: Kevin P. D'Angelo, David Alan Brown, John Sung K. So, Jan Nilsson, Richard K. Williams
-
Patent number: 9265113Abstract: A single wire serial interface for power ICs and other devices is provided. To use the interface, a device is configured to include an EN/SET input pin. A counter within the device counts clock pulses sent to the EN/SET input pin. The output of the counter is passed to a ROM or other decoder circuit. The ROM selects an operational state for the device that corresponds to the value of the counter. In this way, control states may be selected for the device by sending corresponding clock pulses to the EN/SET pin. Holding the EN/SET pin high causes the device to maintain its operational state. Holding the EN/SET pin low for a predetermined timeout period resets the counter and causes the device to adopt a predetermined configuration (such as off) until new clock pulses are received at the EN/SET pin.Type: GrantFiled: October 15, 2014Date of Patent: February 16, 2016Assignee: Skyworks Solutions, Inc.Inventors: Kevin P. d'Angelo, David Alan Brown, John Sung K. So, Jan Nilsson, Richard K. Williams
-
Patent number: 9247607Abstract: A single wire serial interface for power ICs and other devices is provided. To use the interface, a device is configured to include an EN/SET input pin. A counter within the device counts clock pulses sent to the EN/SET input pin. The output of the counter is passed to a ROM or other decoder circuit. The ROM selects an operational state for the device that corresponds to the value of the counter. In this way, control states may be selected for the device by sending corresponding clock pulses to the EN/SET pin. Holding the EN/SET pin high causes the device to maintain its operational state. Holding the EN/SET pin low for a predetermined timeout period resets the counter and causes the device to adopt a predetermined configuration (such as off) until new clock pulses are received at the EN/SET pin.Type: GrantFiled: October 15, 2014Date of Patent: January 26, 2016Assignee: Skyworks Solutions, Inc.Inventors: Kevin P. d'Angelo, David Alan Brown, John Sung K. So, Jan Nilsson, Richard K. Williams
-
Patent number: 9015515Abstract: A single wire serial interface for power ICs and other devices is provided. To use the interface, a device is configured to include an EN/SET input pin. A counter within the device counts clock pulses sent to the EN/SET input pin. The output of the counter is passed to a ROM or other decoder circuit. The ROM selects an operational state for the device that corresponds to the value of the counter. In this way, control states may be selected for the device by sending corresponding clock pulses to the EN/SET pin. Holding the EN/SET pin high causes the device to maintain its operational state. Holding the EN/SET pin low for a predetermined timeout period resets the counter and causes the device to adopt a predetermined configuration (such as off) until new clock pulses are received at the EN/SET pin.Type: GrantFiled: October 15, 2014Date of Patent: April 21, 2015Assignee: Skyworks Solutions, Inc.Inventors: Kevin P. d'Angelo, David Alan Brown, John Sung K. So, Jan Nilsson, Richard K. Williams
-
Publication number: 20150035455Abstract: A single wire serial interface for power ICs and other devices is provided. To use the interface, a device is configured to include an EN/SET input pin. A counter within the device counts clock pulses sent to the EN/SET input pin. The output of the counter is passed to a ROM or other decoder circuit. The ROM selects an operational state for the device that corresponds to the value of the counter. In this way, control states may be selected for the device by sending corresponding clock pulses to the EN/SET pin. Holding the EN/SET pin high causes the device to maintain its operational state. Holding the EN/SET pin low for a predetermined timeout period resets the counter and causes the device to adopt a predetermined configuration (such as off) until new clock pulses are received at the EN/SET pin.Type: ApplicationFiled: October 15, 2014Publication date: February 5, 2015Inventors: Kevin P. d'Angelo, David Alan Brown, John Sung K. So, Jan Nilsson, Richard K. Williams
-
Publication number: 20150028777Abstract: A single wire serial interface for power ICs and other devices is provided. To use the interface, a device is configured to include an EN/SET input pin. A counter within the device counts clock pulses sent to the EN/SET input pin. The output of the counter is passed to a ROM or other decoder circuit. The ROM selects an operational state for the device that corresponds to the value of the counter. In this way, control states may be selected for the device by sending corresponding clock pulses to the EN/SET pin. Holding the EN/SET pin high causes the device to maintain its operational state. Holding the EN/SET pin low for a predetermined timeout period resets the counter and causes the device to adopt a predetermined configuration (such as off) until new clock pulses are received at the EN/SET pin.Type: ApplicationFiled: October 15, 2014Publication date: January 29, 2015Inventors: Kevin P. d'Angelo, David Alan Brown, John Sung K. So, Jan Nilsson, Richard K. Williams
-
Publication number: 20150028771Abstract: A single wire serial interface for power ICs and other devices is provided. To use the interface, a device is configured to include an EN/SET input pin. A counter within the device counts clock pulses sent to the EN/SET input pin. The output of the counter is passed to a ROM or other decoder circuit. The ROM selects an operational state for the device that corresponds to the value of the counter. In this way, control states may be selected for the device by sending corresponding clock pulses to the EN/SET pin. Holding the EN/SET pin high causes the device to maintain its operational state. Holding the EN/SET pin low for a predetermined timeout period resets the counter and causes the device to adopt a predetermined configuration (such as off) until new clock pulses are received at the EN/SET pin.Type: ApplicationFiled: October 15, 2014Publication date: January 29, 2015Inventors: Kevin P. d'Angelo, David Alan Brown, John Sung K. So, Jan Nilsson, Richard K. Williams
-
Publication number: 20140089722Abstract: A single wire serial interface for power ICs and other devices is provided. To use the interface, a device is configured to include an EN/SET input pin. A counter within the device counts clock pulses sent to the EN/SET input pin. The output of the counter is passed to a ROM or other decoder circuit. The ROM selects an operational state for the device that corresponds to the value of the counter. In this way, control states may be selected for the device by sending corresponding clock pulses to the EN/SET pin. Holding the EN/SET pin high causes the device to maintain its operational state. Holding the EN/SET pin low for a predetermined timeout period resets the counter and causes the device to adopt a predetermined configuration (such as off) until new clock pulses are received at the EN/SET pin.Type: ApplicationFiled: September 16, 2013Publication date: March 27, 2014Applicant: Skyworks Solutions, Inc.Inventors: Kevin P. D'ANGELO, David Alan Brown, John Sung K. So, Jan Nilsson, Richard K. Williams
-
Patent number: 8539275Abstract: A single wire serial interface for power ICs and other devices is provided. To use the interface, a device is configured to include an EN/SET input pin. A counter within the device counts clock pulses sent to the EN/SET input pin. The output of the counter is passed to a ROM or other decoder circuit. The ROM selects an operational state for the device that corresponds to the value of the counter. In this way, control states may be selected for the device by sending corresponding clock pulses to the EN/SET pin. Holding the EN/SET pin high causes the device to maintain its operational state. Holding the EN/SET pin low for a predetermined timeout period resets the counter and causes the device to adopt a predetermined configuration (such as off) until new clock pulses are received at the EN/SET pin.Type: GrantFiled: February 15, 2011Date of Patent: September 17, 2013Assignee: Skyworks Solutions, Inc.Inventors: Kevin P. D'Angelo, David Alan Brown, John Sung K. So, Jan Nilsson, Richard K Williams
-
Publication number: 20110202787Abstract: A single wire serial interface for power ICs and other devices is provided. To use the interface, a device is configured to include an EN/SET input pin. A counter within the device counts clock pulses sent to the EN/SET input pin. The output of the counter is passed to a ROM or other decoder circuit. The ROM selects an operational state for the device that corresponds to the value of the counter. In this way, control states may be selected for the device by sending corresponding clock pulses to the EN/SET pin. Holding the EN/SET pin high causes the device to maintain its operational state. Holding the EN/SET pin low for a predetermined timeout period resets the counter and causes the device to adopt a predetermined configuration (such as off) until new clock pulses are received at the EN/SET pin.Type: ApplicationFiled: February 15, 2011Publication date: August 18, 2011Inventors: Kevin P. D'Angelo, David Alan Brown, John Sung K. So, Jan Nilsson, Richard K. Williams
-
Patent number: 7921320Abstract: A single wire serial interface for power ICs and other devices is provided. To use the interface, a device is configured to include an EN/SET input pin. A counter within the device counts clock pulses sent to the EN/SET input pin. The output of the counter is passed to a ROM or other decoder circuit. The ROM selects an operational state for the device that corresponds to the value of the counter. In this way, control states may be selected for the device by sending corresponding clock pulses to the EN/SET pin. Holding the EN/SET pin high causes the device to maintain its operational state. Holding the EN/SET pin low for a predetermined timeout period resets the counter and causes the device to adopt a predetermined configuration (such as off) until new clock pulses are received at the EN/SET pin.Type: GrantFiled: October 17, 2006Date of Patent: April 5, 2011Assignee: Advanced Analogic Technologies, Inc.Inventors: Kevin P. D'Angelo, David Alan Brown, John Sung K. So, Jan Nilsson, Richard K Williams
-
Patent number: 7746042Abstract: The synchronous rectifier MOSFET in a Buck or boost DC/DC converter is operated as a current source rather than being turned off, thereby reducing undesirable losses in efficiency, the generation of unwanted electrical and radiated noise, and numerous other potential problems, particularly when the converter is operating in a light-load condition.Type: GrantFiled: August 8, 2007Date of Patent: June 29, 2010Assignee: Advanced Analogic Technologies, Inc.Inventors: Richard K. Williams, Kevin P. D'Angelo
-
Publication number: 20080084197Abstract: The synchronous rectifier MOSFET in a Buck or boost DC/DC converter is operated as a current source rather than being turned off, thereby reducing undesirable losses in efficiency, the generation of unwanted electrical and radiated noise, and numerous other potential problems, particularly when the converter is operating in a light-load condition.Type: ApplicationFiled: August 8, 2007Publication date: April 10, 2008Applicant: Advanced Analogic Technologies, Inc.Inventors: Richard K. Williams, Kevin P. D'Angelo
-
Patent number: 7127631Abstract: A single wire serial interface for power ICs and other devices is provided. To use the interface, a device is configured to include an EN/SET input pin. A counter within the device counts clock pulses sent to the EN/SET input pin. The output of the counter is passed to a ROM or other decoder circuit. The ROM selects an operational state for the device that corresponds to the value of the counter. In this way, control states may be selected for the device by sending corresponding clock pulses to the EN/SET pin. Holding the EN/SET pin high causes the device to maintain its operational state. Holding the EN/SET pin low for a predetermined timeout period resets the counter and causes the device to adopt a predetermined configuration (such as off) until new clock pulses are received at the EN/SET pin.Type: GrantFiled: May 13, 2002Date of Patent: October 24, 2006Assignee: Advanced Analogic Technologies, Inc.Inventors: Kevin P. D'Angelo, David Alan Brown, John Sung K. So, Jan Nilsson, Richard K Williams
-
Patent number: 7080266Abstract: A device control protocol (and related implementation) is provided to control power ICs and other devices. For this protocol, a master device communicates with a slave device using a single wire. The device control protocol distinguishes between different types of information (such as register address information and register content information) by defining one or more boundary values. For one example, register content information is defined to be less than or equal to n. Register address information is defined to be more than n. To store data into a register of a slave device, a master device sends the register address using more than n rising edges of the EN/SET signal. The master device then sends the register contents using n or less rising edges of the EN/SET signal. The slave device decodes the address information, selects the corresponding register and stores the register contents.Type: GrantFiled: May 29, 2003Date of Patent: July 18, 2006Assignee: Advanced Analogic Technologies, IncInventors: Kevin P. D'Angelo, David J. Oldham
-
Publication number: 20040041620Abstract: One of the several driver topologies provided by the present invention combines a charge pump, a DC/DC converter and a current source. The charge pump is unregulated and, as a result, has a high efficiency. The efficiency of the DC/DC converter is also high and the combination yields an overall efficiency of potentially more than 92%. A second topology combines a voltage regulator and a current source. The voltage regulator is connected to monitor the forward voltage of a driven LED and uses the forward voltage as a reference to produce an adaptive regulated voltage. This allows the voltage regulator to react to changes in the LED forward voltage by setting the regulated voltage to the lowest appropriate level. This second topology may also be configured to disable the voltage regulator when battery voltage exceeds a predetermined level.Type: ApplicationFiled: February 18, 2003Publication date: March 4, 2004Inventors: Kevin P. D'Angelo, Richard K. Williams, David Alan Brown
-
Publication number: 20030212918Abstract: A device control protocol (and related implementation) is provided to control power ICs and other devices. For this protocol, a master device communicates with a slave device using a single-wire. The device control protocol distinguishes between different types of information (such as register address information and register content information) by defining one or more boundary values. For one example, register content information is defined to be less than or equal to n. Register address information is defined to be more than n. To store data into a register of a slave device, a master device sends the register address using more than n rising edges of the EN/SET signal. The master device then sends the register contents using n or less rising edges of the EN/SET signal. The slave device decodes the address information, selects the corresponding register and stores the register contents.Type: ApplicationFiled: May 29, 2003Publication date: November 13, 2003Inventors: Kevin P. D'Angelo, David J. Oldham
-
Publication number: 20030188202Abstract: A single wire serial interface for power ICs and other devices is provided. To use the interface, a device is configured to include an EN/SET input pin. A counter within the device counts clock pulses sent to the EN/SET input pin. The output of the counter is passed to a ROM or other decoder circuit. The ROM selects an operational state for the device that corresponds to the value of the counter. In this way, control states may be selected for the device by sending corresponding clock pulses to the EN/SET pin. Holding the EN/SET pin high causes the device to maintain its operational state. Holding the EN/SET pin low for a predetermined timeout period resets the counter and causes the device to adopt a predetermined configuration (such as off) until new clock pulses are received at the EN/SET pin.Type: ApplicationFiled: May 13, 2002Publication date: October 2, 2003Inventors: Kevin P. D'Angelo, David Alan Brown, John Sung K. So, Jan Nilsson, Richard K. Williams
-
Patent number: 6621284Abstract: Circuits and methods to trim analog integrated circuits, such as five-pin linear voltage regulators, after packaging are disclosed. In an exemplary embodiment, a test mode input circuit determines establishment of a test mode operation of the analog integrated circuit. A register control circuit generates a data signal and a plurality of control signals. A register circuit, including an input shift register and a plurality of storage devices, receives the data signal and the control signals, programs the storage devices as directed, and generates a plurality of trim control signals based on the states of the storage devices. A trim control circuit applies the trim control signals to modify a normal operation of the packaged analog integrated circuit. The analog integrated circuit and the circuits to trim the analog integrated circuit may be included in a same package.Type: GrantFiled: August 9, 2001Date of Patent: September 16, 2003Assignee: Advanced Analogic Technologies, Inc.Inventor: Kevin P. D'Angelo