Patents by Inventor Kevin Widmer

Kevin Widmer has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9697872
    Abstract: A memory subsystem is disclosed. The memory subsystem includes a serial peripheral interface (SPI) double data rate (DDR) volatile memory component, a serial peripheral interface (SPI) double data rate (DDR) non-volatile memory component coupled to the serial peripheral interface (SPI) double data rate (DDR) volatile memory component and a serial peripheral interface (SPI) double data rate (DDR) interface. The serial peripheral interface (SPI) double data rate (DDR) interface accesses the serial peripheral interface (SPI) double data rate (DDR) volatile memory component and the serial peripheral interface (SPI) double data rate (DDR) non-volatile memory component where data is accessed on leading and falling edges of a clock signal.
    Type: Grant
    Filed: December 7, 2011
    Date of Patent: July 4, 2017
    Assignee: Cypress Semiconductor Corporation
    Inventors: Kevin Widmer, Anthony Le, Cliff Zitlaw
  • Publication number: 20130151751
    Abstract: A memory subsystem is disclosed. The memory subsystem includes a serial peripheral interface (SPI) double data rate (DDR) volatile memory component, a serial peripheral interface (SPI) double data rate (DDR) non-volatile memory component coupled to the serial peripheral interface (SPI) double data rate (DDR) volatile memory component and a serial peripheral interface (SPI) double data rate (DDR) interface. The serial peripheral interface (SPI) double data rate (DDR) interface accesses the serial peripheral interface (SPI) double data rate (DDR) volatile memory component and the serial peripheral interface (SPI) double data rate (DDR) non-volatile memory component where data is accessed on leading and falling edges of a clock signal.
    Type: Application
    Filed: December 7, 2011
    Publication date: June 13, 2013
    Inventors: Kevin WIDMER, Anthony LE, Cliff ZITLAW
  • Publication number: 20070028036
    Abstract: A synchronous flash memory includes an array of non-volatile memory cells. The memory device has a package configuration that is compatible with an SDRAM. The memory device can comprise an array of memory cells having N addressable sectors, and control circuitry to control erase or write operations on the array of memory cells. Protection circuitry can be coupled to the control circuitry to selectively prevent erase or write operations from being performed on both first and last sectors of the N addressable sectors. The protection circuitry can comprise a multi-bit register having a first bit corresponding to the first sector and a second bit corresponding to the last sector.
    Type: Application
    Filed: October 2, 2006
    Publication date: February 1, 2007
    Inventors: Frankie Roohparvar, Kevin Widmer
  • Publication number: 20060140043
    Abstract: A flash memory device having a pipelined RAS/CAS architecture is logically organized as an array of rows and columns of multi-bit flash memory cells each capable of being selectively programmed to have a threshold voltage corresponding to one of a plurality of multi-bit bit-sets. In one embodiment, the memory device is adapted to perform a burst read operation in which a row of flash memory cells is sensed and latched and subsequently outputted from the device on consecutive clock cycles following a sense latency period. In accordance with one aspect of the invention, the pipelined architecture allows for a second burst read operation to be initiated prior to completion of the first, such that the sense latency periods for all but the first of a series of successive burst read operations are hidden, enabling the memory device to perform comparably to a memory device having conventional flash memory cells.
    Type: Application
    Filed: February 21, 2006
    Publication date: June 29, 2006
    Inventors: Frankie Roohparvar, Kevin Widmer, Cliff Zitlaw
  • Publication number: 20050083772
    Abstract: A flash memory device having a pipelined RAS/CAS architecture is logically organized as an array of rows and columns of multi-bit flash memory cells each capable of being selectively programmed to have a threshold voltage corresponding to one of a plurality of multi-bit bit-sets. In one embodiment, the memory device is adapted to perform a burst read operation in which a row of flash memory cells is sensed and latched and subsequently outputted from the device on consecutive clock cycles following a sense latency period. In accordance with one aspect of the invention, the pipelined architecture allows for a second burst read operation to be initiated prior to completion of the first, such that the sense latency periods for all but the first of a series of successive burst read operations are hidden, enabling the memory device to perform comparably to a memory device having conventional flash memory cells.
    Type: Application
    Filed: October 18, 2004
    Publication date: April 21, 2005
    Inventors: Frankie Roohparvar, Kevin Widmer, Cliff Zitlaw
  • Publication number: 20050018522
    Abstract: An improved memory device and architecture has been detailed that enhances a Flash memory device that has an SDRAM compatible interface. The memory device employs a virtual paging scheme that allows the memory to have an efficient Flash internal structure, while logically re-mapping this architecture externally to a compatible virtual SDRAM architecture. This allows for access and operation of the improved memory device with a compatible SDRAM controller device, while Flash specific functions can be performed with an SDRAM command sequence. Internal to the memory, memory array banks are divided into four equal segments by row range and logically re-mapped by placing the segments virtually beside each other. This forms a virtual memory bank structure of equivalent rows and columns as a comparable SDRAM device. Additionally, the improved memory device may also have an extended interface that allows for direct access to the internal Flash memory architecture without logical abstraction.
    Type: Application
    Filed: August 12, 2004
    Publication date: January 27, 2005
    Inventors: Frankie Roohparvar, Kevin Widmer