Patents by Inventor Kevin Yun-Kang Wu

Kevin Yun-Kang Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6133093
    Abstract: In one embodiment, the reliability of an integrated circuit having a floating gate device (50), a high breakdown voltage transistor (52), and a low breakdown voltage transistor (54), which are electrically isolated from each other by a trench isolation region (12), is improved by using an oxidation resistant layer (24). The oxidation resistant layer (24) protects portions of the trench isolation region (12) when the gate dielectric layer (30) for the high breakdown voltage transistor (52) is formed, and when the gate dielectric layer (36) for the low breakdown voltage transistor (54) is formed. The oxidation resistant layer (24) minimizes etching of the field isolation region (12) so that thinning or recessing of the field isolation region (12) is minimized.
    Type: Grant
    Filed: January 30, 1998
    Date of Patent: October 17, 2000
    Assignee: Motorola, Inc.
    Inventors: Erwin J. Prinz, Gregory M. Yeric, Kevin Yun-kang Wu, Wei-Ming Chen, Frank Kelsey Baker
  • Patent number: 5985731
    Abstract: A method of forming a stacked capacitor structure in a semiconductor device, having metal electrode plates. After depositing the bottom electrode layer (26) and the dielectric layer (28) of the capacitor, a rough patterning step is carried out to roughly pattern or shape the bottom electrode layer and the dielectric layer, and to expose the underlying interlayer dielectric (18). A top electrode layer (32) is then blanket deposited, and another, more precise etching step is carried out to form the final shape of the capacitor element, while leaving behind a portion of the top electrode layer on the interlayer dielectric, which forms a metal interconnect (36). In one embodiment, the electrode layers are comprised of materials having a conductivity greater than doped silicon (either poly or monocrystalline), such as a metal.
    Type: Grant
    Filed: August 17, 1998
    Date of Patent: November 16, 1999
    Assignee: Motorola, Inc.
    Inventors: Kenneth Chia-Kun Weng, Christopher Sterling Lohn, Der-Gao Lin, Kevin Yun-Kang Wu, Jeffrey D. Ganger
  • Patent number: 5960302
    Abstract: A composite 3-layer gate dielectric is disclosed. The upper and lower layers have a concentration of nitrogen atoms, while the middle layer has very few nitrogen atoms. The presence of the nitrogen atoms in the top sublayers provides resistance to boron diffusion from the top conductive layer and plasma damage during polysilicon gate stack formation and the presence of nitrogen in the bottom sublayer near the silicon-dielectric interface improves wearout, endurance, resistance to current stress and electron traps.
    Type: Grant
    Filed: December 31, 1996
    Date of Patent: September 28, 1999
    Assignee: Lucent Technologies, Inc.
    Inventors: Yi Ma, Pradip Kumar Roy, Kevin Yun-Kang Wu