Patents by Inventor Kideok HAN

Kideok HAN has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11664083
    Abstract: A memory system including a first central processing unit, a first memory module connected to the first central processing unit by a first channel, a second memory module connected to the first central processing unit by a second channel, and a third memory module connected to the first central processing unit by a third channel may be provided. Each of the first memory module, the second memory module, and the third memory module may be configured to write the same data in a data area thereof and a mirroring data area thereof in response to an address in a mirroring mode.
    Type: Grant
    Filed: April 22, 2020
    Date of Patent: May 30, 2023
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byoungsul Kim, Hokyong Lee, Dongjun Kim, Byungmin Choi, Kideok Han
  • Publication number: 20230113615
    Abstract: A memory system includes a memory module that includes a first memory device through a fourth memory device and a first error correction code (ECC) device, and a memory controller that exchanges first user data with each of the first memory device through the fourth memory device through 8 data lines and exchanges first ECC data with the first ECC device through 4 data lines. The memory controller includes an ECC engine that corrects a 32-random bit error of the first user data, based on the first ECC data.
    Type: Application
    Filed: August 25, 2022
    Publication date: April 13, 2023
    Inventors: WONJAE SHIN, SUNG-JOON KIM, HEEDONG KIM, MINSU BAE, ILWOONG SEO, MIJIN LEE, SEUNG JU LEE, HYAN SUK LEE, INSU CHOI, KIDEOK HAN
  • Publication number: 20210104291
    Abstract: A memory system including a first central processing unit, a first memory module connected to the first central processing unit by a first channel, a second memory module connected to the first central processing unit by a second channel, and a third memory module connected to the first central processing unit by a third channel may be provided. Each of the first memory module, the second memory module, and the third memory module may be configured to write the same data in a data area thereof and a mirroring data area thereof in response to an address in a mirroring mode.
    Type: Application
    Filed: April 22, 2020
    Publication date: April 8, 2021
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Byoungsul KIM, Hokyong LEE, Dongjun KIM, Byungmin CHOI, Kideok HAN