Patents by Inventor Ki-Heung Park

Ki-Heung Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10867111
    Abstract: Methods of fabricating semiconductor devices are provided. A method of fabricating a semiconductor device includes selecting a target pattern from a target design layout. The target pattern includes: a target net; a target via that is electrically connected to the target net; and a crossing net that is electrically connected to the target via on a different level from the target net. The method includes analyzing a peripheral pattern that is adjacent the target net. Moreover, the method includes generating a redundant net, and a redundant via that electrically connects the redundant net and the crossing net. Related layout design systems are also provided.
    Type: Grant
    Filed: June 12, 2019
    Date of Patent: December 15, 2020
    Inventors: Jae Hwan Kim, Jae Hyun Kang, Byung Chul Shin, Ki Heung Park, Seung Weon Paek
  • Publication number: 20200159884
    Abstract: Methods of fabricating semiconductor devices are provided. A method of fabricating a semiconductor device includes selecting a target pattern from a target design layout. The target pattern includes: a target net; a target via that is electrically connected to the target net; and a crossing net that is electrically connected to the target via on a different level from the target net. The method includes analyzing a peripheral pattern that is adjacent the target net. Moreover, the method includes generating a redundant net, and a redundant via that electrically connects the redundant net and the crossing net. Related layout design systems are also provided.
    Type: Application
    Filed: June 12, 2019
    Publication date: May 21, 2020
    Inventors: Jae Hwan Kim, Jae Hyun Kang, Byung Chul Shin, Ki Heung Park, Seung Weon Paek
  • Publication number: 20190069149
    Abstract: An electronic device is provided. The electronic device includes at least one communication circuit, at least one memory storing at least one instruction, and at least one processor operatively connected with the at least one communication circuit and the at least one memory. The at least one processor, when executing the at least one instruction, being configured to control to access a server device based on the communication circuit and a specified user account, control to receive a device list associated with at least one external device registered based on the user account from the server device, generate configuration information for controlling an action according to a time interval of the at least one external device, based on the device list and a user input, and control to transmit the configuration information to the server device.
    Type: Application
    Filed: July 18, 2018
    Publication date: February 28, 2019
    Inventors: Ki Heung PARK, In Yong KIM, Sung Kwon JUNG, Hyun Suk OH, John LEE, Jun Ho LEE, Jun Pyo HONG
  • Publication number: 20120248437
    Abstract: A semiconductor device includes a first metal pattern formed on a first metal level. The first metal pattern has a ā€˜Uā€™ shaped first curved portion. A second metal pattern is formed on the first metal level. The second metal pattern has a ā€˜Uā€™ shaped second curved portion facing the first curved portion. A via structure is electrically connected to one of the first metal pattern and the second metal pattern. A third metal pattern is formed on a second metal level different from the first metal level and electrically connected to the via structure.
    Type: Application
    Filed: July 6, 2011
    Publication date: October 4, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jong-Hyun Lee, Ki-Heung Park
  • Patent number: 8143656
    Abstract: Provided are a high-performance one-transistor floating-body DRAM cell device and a manufacturing method thereof. The one-transistor floating-body DRAM cell device includes: a semiconductor substrate; a gate stack which is formed on the semiconductor substrate; a control electrode which is formed on the semiconductor substrate and surrounded by the gate stack; a floating body which is formed on the control electrode that is surrounded by the gate stack; source/drain which are formed at left and right sides of the floating body; an insulating layer which insulates the source/drain from the semiconductor substrate and the control electrode; a gate insulating layer which is formed on the floating body and the source/drain; and a gate electrode which is formed on the gate insulating layer.
    Type: Grant
    Filed: August 28, 2008
    Date of Patent: March 27, 2012
    Assignee: SNU R&DB Foundation
    Inventors: Jong-Ho Lee, Ki-Heung Park
  • Publication number: 20100102372
    Abstract: Provided are a high-performance one-transistor floating-body DRAM cell device and a manufacturing method thereof. The one-transistor floating-body DRAM cell device includes: a semiconductor substrate; a gate stack which is formed on the semiconductor substrate; a control electrode which is formed on the semiconductor substrate and surrounded by the gate stack; a floating body which is formed on the control electrode that is surrounded by the gate stack; source/drain which are formed at left and right sides of the floating body; an insulating layer which insulates the source/drain from the semiconductor substrate and the control electrode; a gate insulating layer which is formed on the floating body and the source/drain; and a gate electrode which is formed on the gate insulating layer.
    Type: Application
    Filed: August 28, 2008
    Publication date: April 29, 2010
    Inventors: Jong-Ho Lee, Ki-Heung Park