Patents by Inventor Ki Jae Huh

Ki Jae Huh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8901630
    Abstract: A semiconductor device including a buried cell array transistor and an electronic device including the same are provided. The device includes a field region in a substrate and the filed region defines an active region. A first source/drain region and a second source/drain region are in the active region. A gate trench is between the first and second source/drain regions, and in the active region and the field region. A gate structure is within the gate trench. The gate structure includes a gate electrode, an insulating gate capping pattern on the gate electrode, a gate dielectric between the gate electrode and the active region, and an insulating metal-containing material layer between the insulating gate capping pattern and the active region.
    Type: Grant
    Filed: February 27, 2013
    Date of Patent: December 2, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ki-Jae Huh, Satoru Yamada, Jun-Hee Lim, Sung-Ho Jang
  • Publication number: 20130256770
    Abstract: A semiconductor device including a buried cell array transistor and an electronic device including the same are provided. The device includes a field region in a substrate and the filed region defines an active region. A first source/drain region and a second source/drain region are in the active region. A gate trench is between the first and second source/drain regions, and in the active region and the field region. A gate structure is within the gate trench. The gate structure includes a gate electrode, an insulating gate capping pattern on the gate electrode, a gate dielectric between the gate electrode and the active region, and an insulating metal-containing material layer between the insulating gate capping pattern and the active region.
    Type: Application
    Filed: February 27, 2013
    Publication date: October 3, 2013
    Inventors: Ki-Jae Huh, Satoru Yamada, Jun-Hee Lim, Sung-Ho Jang
  • Patent number: 6410382
    Abstract: A fabrication method of a semiconductor device improves the hot carrier immunity and prevents the deterioration of electrical characteristics of p-channel transistors. The fabrication method of the semiconductor device includes: sequentially forming a gate insulating film and a gate electrode; implanting low-density impurity ions into the semiconductor substrate at both sides of the gate electrode; forming sidewall spacers on side surfaces of the gate electrode; and implanting high-density impurity ions into the semiconductor substrate using the sidewall spacers as a mask, thereby forming source/drain regions. In methods embodying the invention, before or after forming the sidewall spacers, nitrogen ions are implanted into a portion of the gate insulating film adjacent to outer sides of the gate electrode.
    Type: Grant
    Filed: November 5, 1999
    Date of Patent: June 25, 2002
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Ki Jae Huh, Duk Hee Lee
  • Patent number: 6383876
    Abstract: A metal-oxide-semiconductor (MOS) device in which the nonuniform dopant concentration in the channel region is obtained by means of ion implantation through a polysilicon gate electrode of nonuniform cross section, which is itself obtained by oxidizing the polysilicon using a semirecessed LOCOS process.
    Type: Grant
    Filed: July 27, 2000
    Date of Patent: May 7, 2002
    Assignee: LG Semicon Co., Ltd.
    Inventors: Jeong Hwan Son, Ki Jae Huh
  • Patent number: 6137141
    Abstract: A metal-oxide-semiconductor (MOS) device in which the nonuniform dopant concentration in the channel region is obtained by means of ion implantation through a polysilicon gate electrode of nonuniform cross section, which is itself obtained by oxidizing the polysilicon using a semirecessed LOCOS process.
    Type: Grant
    Filed: April 30, 1998
    Date of Patent: October 24, 2000
    Assignee: LG Semicon Co., Ltd.
    Inventors: Jeong Hwan Son, Ki Jae Huh
  • Patent number: 5877068
    Abstract: A method for forming an isolating layer in a semiconductor device includes the steps of forming a first material layer on an active layer having a major axis and a minor axis, forming a second material layer in a form of sidewall at sides of the first material layer in a direction of the major axis, and conducting field oxidation using the first and second material layers as masks to form the isolating layer.
    Type: Grant
    Filed: January 17, 1997
    Date of Patent: March 2, 1999
    Assignee: LG Semicon Co., Ltd.
    Inventors: Ki Jae Huh, Jeong Hwan Son