Patents by Inventor Kieran Mark Tracy

Kieran Mark Tracy has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170288070
    Abstract: Tri-layer semiconductor stacks for patterning features on solar cells, and the resulting solar cells, are described herein. In an example, a solar cell includes a substrate. A semiconductor structure is disposed above the substrate. The semiconductor structure includes a P-type semiconductor layer disposed directly on a first semiconductor layer. A third semiconductor layer is disposed directly on the P-type semiconductor layer. An outermost edge of the third semiconductor layer is laterally recessed from an outermost edge of the first semiconductor layer by a width. An outermost edge of the P-type semiconductor layer is sloped from the outermost edge of the third semiconductor layer to the outermost edge of the third semiconductor layer. A conductive contact structure is electrically connected to the semiconductor structure.
    Type: Application
    Filed: April 1, 2016
    Publication date: October 5, 2017
    Inventors: Kieran Mark Tracy, David D. Smith, Venkatasubramani Balu, Asnat Masad, Ann Waldhauer
  • Publication number: 20170222072
    Abstract: Methods of fabricating solar cell emitter regions with differentiated P-type and N-type regions architectures, and resulting solar cells, are described. In an example, a back contact solar cell includes a substrate having a light-receiving surface and a back surface. A first polycrystalline silicon emitter region of a first conductivity type is disposed on a first thin dielectric layer disposed on the back surface of the substrate. A second polycrystalline silicon emitter region of a second, different, conductivity type is disposed on a second thin dielectric layer disposed on the back surface of the substrate. A third thin dielectric layer is disposed laterally directly between the first and second polycrystalline silicon emitter regions. A first conductive contact structure is disposed on the first polycrystalline silicon emitter region. A second conductive contact structure is disposed on the second polycrystalline silicon emitter region.
    Type: Application
    Filed: April 20, 2017
    Publication date: August 3, 2017
    Inventors: Seung Bum Rim, David D. Smith, Taiqing Qiu, Staffan Westerberg, Kieran Mark Tracy, Venkatasubramani Balu
  • Publication number: 20170149383
    Abstract: Methods of testing a semiconductor, and semiconductor testing apparatus, are described. In an example, a method for testing a semiconductor can include applying light on the semiconductor to induce photonic degradation. The method can also include receiving a photoluminescence measurement induced from the applied light from the semiconductor and monitoring the photonic degradation of the semiconductor from the photoluminescence measurement.
    Type: Application
    Filed: February 6, 2017
    Publication date: May 25, 2017
    Inventors: Xiuwen Tu, David Aitan Soltz, Michael C. Johnson, Seung Bum Rim, Taiqing Qiu, Yu-Chen Shen, Kieran Mark Tracy
  • Patent number: 9634177
    Abstract: Methods of fabricating solar cell emitter regions with differentiated P-type and N-type regions architectures, and resulting solar cells, are described. In an example, a back contact solar cell includes a substrate having a light-receiving surface and a back surface. A first polycrystalline silicon emitter region of a first conductivity type is disposed on a first thin dielectric layer disposed on the back surface of the substrate. A second polycrystalline silicon emitter region of a second, different, conductivity type is disposed on a second thin dielectric layer disposed on the back surface of the substrate. A third thin dielectric layer is disposed laterally directly between the first and second polycrystalline silicon emitter regions. A first conductive contact structure is disposed on the first polycrystalline silicon emitter region. A second conductive contact structure is disposed on the second polycrystalline silicon emitter region.
    Type: Grant
    Filed: October 21, 2015
    Date of Patent: April 25, 2017
    Assignee: SunPower Corporation
    Inventors: Seung Bum Rim, David D. Smith, Taiqing Qiu, Staffan Westerberg, Kieran Mark Tracy, Venkatasubramani Balu
  • Patent number: 9564854
    Abstract: Methods of testing a semiconductor, and semiconductor testing apparatus, are described. In an example, a method for testing a semiconductor can include applying light on the semiconductor to induce photonic degradation. The method can also include receiving a photoluminescence measurement induced from the applied light from the semiconductor and monitoring the photonic degradation of the semiconductor from the photoluminescence measurement.
    Type: Grant
    Filed: May 6, 2015
    Date of Patent: February 7, 2017
    Assignee: SunPower Corporation
    Inventors: Xiuwen Tu, David Aitan Soltz, Michael C. Johnson, Seung Bum Rim, Taiqing Qiu, Yu-Chen Shen, Kieran Mark Tracy
  • Publication number: 20160329864
    Abstract: Methods of testing a semiconductor, and semiconductor testing apparatus, are described. In an example, a method for testing a semiconductor can include applying light on the semiconductor to induce photonic degradation. The method can also include receiving a photoluminescence measurement induced from the applied light from the semiconductor and monitoring the photonic degradation of the semiconductor from the photoluminescence measurement.
    Type: Application
    Filed: May 6, 2015
    Publication date: November 10, 2016
    Inventors: Xiuwen Tu, David Aitan Soltz, Michael C. Johnson, Seung Bum Rim, Taiqing Qiu, Yu-Chen Shen, Kieran Mark Tracy
  • Publication number: 20160177439
    Abstract: Sputter tools are described. In one embodiment, an apparatus to support a wafer includes a pallet having a depression to receive the wafer. The pallet includes an opening below the depression, and an edge in the depression is to support the wafer over the opening. A cover at least partially covers the opening. In one example, the cover may be a plate with one or more holes, and a pipe may be located below each of the holes in the cover. In one embodiment, a wafer-processing system includes a processing chamber and a pallet with a depression to receive a wafer. The pallet has an opening below the depression, and an edge in the depression supports the wafer over the opening. In one such embodiment, a cover at least partially covers the opening. According to one embodiment, an energy-absorbing material is disposed below the opening in the pallet.
    Type: Application
    Filed: December 19, 2014
    Publication date: June 23, 2016
    Inventors: Yu-Chen Shen, Taiqing Qiu, Robe Woehl, Kieran Mark Tracy, Mukul Agrawal
  • Publication number: 20160043267
    Abstract: Methods of fabricating solar cell emitter regions with differentiated P-type and N-type regions architectures, and resulting solar cells, are described. In an example, a back contact solar cell includes a substrate having a light-receiving surface and a back surface. A first polycrystalline silicon emitter region of a first conductivity type is disposed on a first thin dielectric layer disposed on the back surface of the substrate. A second polycrystalline silicon emitter region of a second, different, conductivity type is disposed on a second thin dielectric layer disposed on the back surface of the substrate. A third thin dielectric layer is disposed laterally directly between the first and second polycrystalline silicon emitter regions. A first conductive contact structure is disposed on the first polycrystalline silicon emitter region. A second conductive contact structure is disposed on the second polycrystalline silicon emitter region.
    Type: Application
    Filed: October 21, 2015
    Publication date: February 11, 2016
    Inventors: Seung Bum Rim, David D. Smith, Taiqing Qiu, Staffan Westerberg, Kieran Mark Tracy, Venkatasubramani Balu
  • Publication number: 20150380574
    Abstract: Methods of passivating light-receiving surfaces of solar cells with high energy gap (Eg) materials, and the resulting solar cells, are described. In an example, a solar cell includes a substrate having a light-receiving surface. A passivating dielectric layer is disposed on the light-receiving surface of the substrate. A Group III-nitride material layer is disposed above the passivating dielectric layer. In another example, a solar cell includes a substrate having a light-receiving surface. A passivating dielectric layer is disposed on the light-receiving surface of the substrate. A large direct band gap material layer is disposed above the passivating dielectric layer, the large direct band gap material layer having an energy gap (Eg) of at least approximately 3.3. An anti-reflective coating (ARC) layer disposed on the large direct band gap material layer, the ARC layer comprising a material different from the large direct band gap material layer.
    Type: Application
    Filed: June 27, 2014
    Publication date: December 31, 2015
    Inventors: Michael C. Johnson, Kieran Mark Tracy, Seung Bum Rim, Jara Fernandez Martin, Périne Jaffrennou, Julien Penaud
  • Publication number: 20150380581
    Abstract: Methods of passivating light-receiving surfaces of solar cells with crystalline silicon, and the resulting solar cells, are described. In an example, a solar cell includes a silicon substrate having a light-receiving surface. An intrinsic silicon layer is disposed above the light-receiving surface of the silicon substrate. An N-type silicon layer is disposed on the intrinsic silicon layer. One or both of the intrinsic silicon layer and the N-type silicon layer is a micro- or poly-crystalline silicon layer. In another example, a solar cell includes a silicon substrate having a light-receiving surface. A passivating dielectric layer is disposed on the light-receiving surface of the silicon substrate. An N-type micro- or poly-crystalline silicon layer disposed on the passivating dielectric layer.
    Type: Application
    Filed: June 27, 2014
    Publication date: December 31, 2015
    Inventors: Michael C. Johnson, Kieran Mark Tracy, Princess Carmi Tomada, David D. Smith, Seung Bum Rim, Périne Jaffrennou
  • Patent number: 9196758
    Abstract: Methods of fabricating solar cell emitter regions with differentiated P-type and N-type regions architectures, and resulting solar cells, are described. In an example, a back contact solar cell includes a substrate having a light-receiving surface and a back surface. A first polycrystalline silicon emitter region of a first conductivity type is disposed on a first thin dielectric layer disposed on the back surface of the substrate. A second polycrystalline silicon emitter region of a second, different, conductivity type is disposed on a second thin dielectric layer disposed on the back surface of the substrate. A third thin dielectric layer is disposed laterally directly between the first and second polycrystalline silicon emitter regions. A first conductive contact structure is disposed on the first polycrystalline silicon emitter region. A second conductive contact structure is disposed on the second polycrystalline silicon emitter region.
    Type: Grant
    Filed: December 20, 2013
    Date of Patent: November 24, 2015
    Assignee: SunPower Corporation
    Inventors: Seung Bum Rim, David D. Smith, Taiqing Qiu, Staffan Westerberg, Kieran Mark Tracy, Venkatasubramani Balu
  • Publication number: 20150179838
    Abstract: Methods of fabricating solar cell emitter regions with differentiated P-type and N-type regions architectures, and resulting solar cells, are described. In an example, a back contact solar cell includes a substrate having a light-receiving surface and a back surface. A first polycrystalline silicon emitter region of a first conductivity type is disposed on a first thin dielectric layer disposed on the back surface of the substrate. A second polycrystalline silicon emitter region of a second, different, conductivity type is disposed on a second thin dielectric layer disposed on the back surface of the substrate. A third thin dielectric layer is disposed laterally directly between the first and second polycrystalline silicon emitter regions. A first conductive contact structure is disposed on the first polycrystalline silicon emitter region. A second conductive contact structure is disposed on the second polycrystalline silicon emitter region.
    Type: Application
    Filed: December 20, 2013
    Publication date: June 25, 2015
    Applicant: SunPower Corporation
    Inventors: Seung Bum Rim, David D. Smith, Taiqing Qiu, Staffan Westerberg, Kieran Mark Tracy, Balu Venkatasubramani