Patents by Inventor Kimikazu Sano

Kimikazu Sano has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220224298
    Abstract: A reset signal is generated by a TIA circuit alone. In an embodiment, a transimpedance amplifier configured to convert a current signal into a voltage signal includes a transimpedance stage including an amplification stage constituted of a transistor with a grounded emitter, and a comparator configured to compare a collector voltage of the transistor with a reference voltage and output a reset signal.
    Type: Application
    Filed: May 8, 2019
    Publication date: July 14, 2022
    Inventors: Hiroaki Katsurai, Kimikazu Sano
  • Publication number: 20220216841
    Abstract: A reset signal is generated by a TIA circuit alone. In an embodiment, a transimpedance amplifier configured to convert a current signal into a voltage signal includes a transimpedance stage, a gain control circuit configured to compare an output of the transimpedance stage with a reference voltage and output a gain control voltage, and a reset signal output circuit configured to output a reset signal having a predetermined pulse width at a timing of at least one of a rise or a fall of the gain control voltage.
    Type: Application
    Filed: May 8, 2019
    Publication date: July 7, 2022
    Inventors: Hiroaki Katsurai, Kimikazu Sano
  • Patent number: 11367997
    Abstract: A method for manufacturing a monolithically integrated semiconductor optical integrated element comprising a DFB laser, an EA modulator, and a SOA disposed in a light emitting direction, comprising the step of forming a semiconductor wafer on which the elements are two-dimensionally arrayed and aligned the optical axes; cleaving the semiconductor wafer along a plane orthogonal to the light emitting direction to form a semiconductor bar including a plurality of the elements arranged one-dimensionally along a direction orthogonal to the light emitting direction such that the elements adjacent to each other share an identical cleavage end face as a light emission surface; inspecting the semiconductor bar by driving the SOA and the DFB laser through a connection wiring part together; and separating out the semiconductor bar after the inspection to cut the connection wiring part connecting the electrode of the SOA and the DFB laser to isolate from each other.
    Type: Grant
    Filed: February 28, 2019
    Date of Patent: June 21, 2022
    Assignee: NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Takahiko Shindo, Naoki Fujiwara, Kimikazu Sano, Hiroyuki Ishii, Hideaki Matsuzaki, Takashi Yamada, Kengo Horikoshi
  • Patent number: 11264519
    Abstract: A light receiving element includes a first substrate, a photodiode formed on a main surface of the first substrate, and a second substrate constituted by a semiconductor and adhered to a rear surface side of the first substrate by an adhesive layer formed from a resin adhesive. A light receiving element according to an embodiment includes a lens that is formed on the side of an adhesion surface of the second substrate, has a convex surface, and is disposed in a light receiving region of the photodiode. The light receiving side of the photodiode is oriented toward the side of the first substrate. The lens is disposed so that the convex surface thereof is oriented toward the side of a light receiving surface of the photodiode.
    Type: Grant
    Filed: March 27, 2019
    Date of Patent: March 1, 2022
    Assignee: NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Yoshiho Maeda, Fumito Nakajima, Yoshifumi Muramoto, Atsushi Kanda, Kimikazu Sano
  • Publication number: 20210043785
    Abstract: A light receiving element includes a first substrate, a photodiode formed on a main surface of the first substrate, and a second substrate constituted by a semiconductor and adhered to a rear surface side of the first substrate by an adhesive layer formed from a resin adhesive. A light receiving element according to an embodiment includes a lens that is formed on the side of an adhesion surface of the second substrate, has a convex surface, and is disposed in a light receiving region of the photodiode. The light receiving side of the photodiode is oriented toward the side of the first substrate. The lens is disposed so that the convex surface thereof is oriented toward the side of a light receiving surface of the photodiode.
    Type: Application
    Filed: March 27, 2019
    Publication date: February 11, 2021
    Inventors: Yoshiho Maeda, Fumito Nakajima, Yoshifumi Muramoto, Atsushi Kanda, Kimikazu Sano
  • Publication number: 20210006032
    Abstract: A method for manufacturing a monolithically integrated semiconductor optical integrated element comprising a DFB laser, an EA modulator, and a SOA disposed in a light emitting direction, comprising the step of forming a semiconductor wafer on which the elements are two-dimensionally arrayed and aligned the optical axes; cleaving the semiconductor wafer along a plane orthogonal to the light emitting direction to form a semiconductor bar including a plurality of the elements arranged one-dimensionally along a direction orthogonal to the light emitting direction such that the elements adjacent to each other share an identical cleavage end face as a light emission surface; inspecting the semiconductor bar by driving the SOA and the DFB laser through a connection wiring part together; and separating out the semiconductor bar after the inspection to cut the connection wiring part connecting the electrode of the SOA and the DFB laser to isolate from each other.
    Type: Application
    Filed: February 28, 2019
    Publication date: January 7, 2021
    Inventors: Takahiko Shindo, Naoki Fujiwara, Kimikazu Sano, Hiroyuki Ishii, Hideaki Matsuzaki, Takashi Yamada, Kengo Horikoshi
  • Patent number: 9143110
    Abstract: An automatic gain control circuit (5a) includes a peak detector circuit (10) that detects the peak voltage of the output signal from a variable gain amplifier (3), an average value detection and output amplitude setting circuit (11) that detects the average voltage of the output signals from the variable gain amplifier (3) and adds a voltage ½ the desired output amplitude of the variable gain amplifier (3) to the average voltage, and a high gain amplifier (12) that amplifies the difference between the output voltage of the peak detector circuit (10) and the output voltage of the average value detection and output amplitude setting circuit (11) and controls the gain of the variable gain amplifier (3) using the amplification result as a gain control signal. The peak detector circuit (10) includes transistors (Q1, Q2, Q3), a current source (I1), and a filter circuit. The filter circuit includes a series connection of a resistor (Ra) and a capacitor (C1).
    Type: Grant
    Filed: June 29, 2012
    Date of Patent: September 22, 2015
    Assignee: NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Kimikazu Sano, Hiroyuki Fukuyama, Makoto Nakamura, Hideyuki Nosaka, Miwa Mutoh, Koichi Murata
  • Publication number: 20140097901
    Abstract: An automatic gain control circuit (5a) includes a peak detector circuit (10) that detects the peak voltage of the output signal from a variable gain amplifier (3), an average value detection and output amplitude setting circuit (11) that detects the average voltage of the output signals from the variable gain amplifier (3) and adds a voltage ½ the desired output amplitude of the variable gain amplifier (3) to the average voltage, and a high gain amplifier (12) that amplifies the difference between the output voltage of the peak detector circuit (10) and the output voltage of the average value detection and output amplitude setting circuit (11) and controls the gain of the variable gain amplifier (3) using the amplification result as a gain control signal. The peak detector circuit (10) includes transistors (Q1, Q2, Q3), a current source (I1), and a filter circuit. The filter circuit includes a series connection of a resistor (Ra) and a capacitor (C1).
    Type: Application
    Filed: June 29, 2012
    Publication date: April 10, 2014
    Applicant: NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Kimikazu Sano, Hiroyuki Fukuyama, Makoto Nakamura, Hideyuki Nosaka, Miwa Mutoh, Koichi Murata
  • Patent number: 8687968
    Abstract: A vector sum phase shifter includes a 90° phase shifter (1) which generates an in-phase signal (VINI) and a quadrature signal (VINQ) from an input signal (VIN), a four-quadrant multiplier (2I) which changes the amplitude of the in-phase signal (VINI) based on a control signal (CI), a four-quadrant multiplier (2Q) which changes the amplitude of the quadrature signal (VINQ) based on a control signal (CQ), a combiner (3) which combines the in-phase signal (VINI) and the quadrature signal (VINQ), and a control circuit (4). The control circuit (4) includes a voltage generator which generates a reference voltage, and a differential amplifier which outputs the difference signal between a control voltage (VC) and the reference voltage as the control signal (CI, CQ). The differential amplifier performs an analog operation of converting the control voltage (VC) into the control signal (CI, CQ) similar to a sine wave or a cosine wave.
    Type: Grant
    Filed: August 12, 2009
    Date of Patent: April 1, 2014
    Assignee: Nippon Telegraph and Telephone Corporation
    Inventors: Hideyuki Nosaka, Munehiko Nagatani, Shogo Yamanaka, Kimikazu Sano, Koichi Murata, Kiyomitsu Onodera, Takatomo Enoki
  • Patent number: 8687973
    Abstract: A voltage generator (400) includes a resistor ladder including resistors (4000-4008) which divide a supplied voltage to generate a plurality of reference voltages, a resistor (4009) provided between a power supply voltage (VCC) and one terminal of the resistor ladder, and a resistor (4010) provided between a power supply voltage (VEE) and the other terminal of the resistor ladder.
    Type: Grant
    Filed: August 12, 2009
    Date of Patent: April 1, 2014
    Assignee: Nippon Telegraph and Telephone Corporation
    Inventors: Hideyuki Nosaka, Munehiko Nagatani, Shogo Yamanaka, Kimikazu Sano, Koichi Murata, Kiyomitsu Onodera, Takatomo Enoki
  • Patent number: 8593223
    Abstract: In an automatic gain control circuit, a peak detection circuit detects and outputs the peak voltage of an output signal from a variable gain circuit. An average value detection/output amplitude setting circuit detects the average value voltage of an output signal from the variable gain circuit, and outputs a calculated voltage. An amplification circuit controls the gain of the variable gain circuit by amplifying the difference between the output voltages of the peak detection circuit and average value detection/output amplitude setting circuit. The number of base-emitter junctions of transistors on a path in the peak detection circuit from input ports which receive output signals from the variable gain circuit to an output port which outputs a voltage to the amplification circuit is equal to the number of base-emitter junctions of transistors on a path in the average value detection/output amplitude setting circuit.
    Type: Grant
    Filed: June 19, 2012
    Date of Patent: November 26, 2013
    Assignees: Nippon Telegraph and Telephone Corporation, NTT Electronics Corporation
    Inventors: Kimikazu Sano, Hiroyuki Fukuyama, Hideyuki Nosaka, Makoto Nakamura, Koichi Murata, Masatoshi Tobayashi, Yasunobu Inabe, Eisuke Tsuchiya
  • Patent number: 8593201
    Abstract: In a signal output circuit, an input buffer externally receives a single-phase switching instruction signal to switch a state of the output circuit a shutdown disable state or a shutdown enable state, and converts and outputs the single-phase switching instruction signal into a differential switching instruction signal. A generation control circuit outputs a generation control signal for controlling generation of a control voltage in the control voltage generation circuit based on the differential switching instruction signal. A control voltage generation circuit outputs the control voltage upon changing a value of the control voltage in accordance with a logic of the single-phase switching instruction signal. An output circuit externally receives a differential input signal, outputs a differential output signal upon impedance-converting the differential input signal, and switches between the shutdown disable state and the shutdown enable state of the differential input signal.
    Type: Grant
    Filed: June 19, 2012
    Date of Patent: November 26, 2013
    Assignees: Nippon Telegraph and Telephone Corporation, NTT Electronics Corporation
    Inventors: Kimikazu Sano, Hiroyuki Fukuyama, Hideyuki Nosaka, Makoto Nakamura, Koichi Murata, Masatoshi Tobayashi, Eisuke Tsuchiya
  • Patent number: 8493257
    Abstract: Two D flip-flops (D-FFMA, D-FFMB) output two half-rate signals (DMR-A, DMR-B) by dividing a digital input signal (DM) into two signals and retiming them based on a clock signal (CLK) and a negative-phase clock signal (CLKB). First and second switches (SM1, SM2) are driven by the two half-rate signals (DMR-A, DMR-B). Third and fourth switches (SM3, SM4) are driven by a select signal SW and a negative-phase select signal SWB that have the same frequency as that of the clock signal (CLK) but a different phase from that of the clock signal (CLK). The current supplied from a current source (1) to a load (4) thus becomes a current signal corresponding to a conversion frequency twice the frequency of the clock signal (CLK).
    Type: Grant
    Filed: January 28, 2010
    Date of Patent: July 23, 2013
    Assignee: Nippon Telegraph and Telephone Corporation
    Inventors: Munehiko Nagatani, Hideyuki Nosaka, Shogo Yamanaka, Kimikazu Sano, Koichi Murata
  • Publication number: 20120326782
    Abstract: In an automatic gain control circuit, a peak detection circuit detects and outputs the peak voltage of an output signal from a variable gain circuit. An average value detection/output amplitude setting circuit detects the average value voltage of an output signal from the variable gain circuit, and outputs a calculated voltage. An amplification circuit controls the gain of the variable gain circuit by amplifying the difference between the output voltages of the peak detection circuit and average value detection/output amplitude setting circuit. The number of base-emitter junctions of transistors on a path in the peak detection circuit from input ports which receive output signals from the variable gain circuit to an output port which outputs a voltage to the amplification circuit is equal to the number of base-emitter junctions of transistors on a path in the average value detection/output amplitude setting circuit.
    Type: Application
    Filed: June 19, 2012
    Publication date: December 27, 2012
    Inventors: Kimikazu Sano, Hiroyuki Fukuyama, Hideyuki Nosaka, Makoto Nakamura, Koichi Murata, Masatoshi Tobayashi, Yasunobu Inabe, Eisuke Tsuchiya
  • Publication number: 20120319766
    Abstract: In a signal output circuit, an input buffer externally receives a single-phase switching instruction signal to switch a state of the output circuit a shutdown disable state or a shutdown enable state, and converts and outputs the single-phase switching instruction signal into a differential switching instruction signal. A generation control circuit outputs a generation control signal for controlling generation of a control voltage in the control voltage generation circuit based on the differential switching instruction signal. A control voltage generation circuit outputs the control voltage upon changing a value of the control voltage in accordance with a logic of the single-phase switching instruction signal. An output circuit externally receives a differential input signal, outputs a differential output signal upon impedance-converting the differential input signal, and switches between the shutdown disable state and the shutdown enable state of the differential input signal.
    Type: Application
    Filed: June 19, 2012
    Publication date: December 20, 2012
    Inventors: Kimikazu Sano, Hiroyuki Fukuyama, Hideyuki Nosaka, Makoto Nakamura, Koichi Murata, Masatoshi Tobayashi, Eisuke Tsuchiya
  • Publication number: 20110273317
    Abstract: Two D flip-flops (D-FFMA, D-FFMB) output two half-rate signals (DMR-A, DMR-B) by dividing a digital input signal (DM) into two signals and retiming them based on a clock signal (CLK) and a negative-phase clock signal (CLKB). First and second switches (SM1, SM2) are driven by the two half-rate signals (DMR-A, DMR-B). Third and fourth switches (SM3, SM4) are driven by a select signal SW and a negative-phase select signal SWB that have the same frequency as that of the clock signal TO (CLK) but a different phase from that of the clock signal (CLK). The current supplied from a current source (1) to a load (4) thus becomes a current signal corresponding to a conversion frequency twice the frequency of the clock signal (CLK).
    Type: Application
    Filed: January 28, 2010
    Publication date: November 10, 2011
    Inventors: Munehiko Nagatani, Hideyuki Nosaka, Shogo Yamanaka, Kimikazu Sano, Koichi Murata
  • Publication number: 20110236027
    Abstract: A voltage generator (400) includes a resistor ladder including resistors (4000-4008) which divide a supplied voltage to generate a plurality of reference voltages, a resistor (4009) provided between a power supply voltage (VCC) and one terminal of the resistor ladder, and a resistor (4010) provided between a power supply voltage (VEE) and the other terminal of the resistor ladder.
    Type: Application
    Filed: August 12, 2009
    Publication date: September 29, 2011
    Inventors: Hideyuki Nosaka, Munehiko Nagatani, Shogo Yamanaka, Kimikazu Sano, Koichi Murata, Kiyomitsu Onodera, Takatomo Enoki
  • Publication number: 20110150495
    Abstract: A vector sum phase shifter includes a 90° phase shifter (1) which generates an in-phase signal (VINI) and a quadrature signal (VINQ) from an input signal (VIN), a four-quadrant multiplier (2I) which changes the amplitude of the in-phase signal (VINI) based on a control signal (CI), a four-quadrant multiplier (2Q) which changes the amplitude of the quadrature signal (VINQ) based on a control signal (CQ), a combiner (3) which combines the in-phase signal (VINI) and the quadrature signal (VINQ), and a control circuit (4). The control circuit (4) includes a voltage generator which generates a reference voltage, and a differential amplifier which outputs the difference signal between a control voltage (VC) and the reference voltage as the control signal (CI, CQ). The differential amplifier performs an analog operation of converting the control voltage (VC) into the control signal (CI, CQ) similar to a sine wave or a cosine wave.
    Type: Application
    Filed: August 12, 2009
    Publication date: June 23, 2011
    Inventors: Hideyuki Nosaka, Munehiko Nagatani, Shogo Yamanaka, Kimikazu Sano, Koichi Murata, Kiyomitsu Oncodera, Takatomo Enoki
  • Publication number: 20080226298
    Abstract: The present invention has been achieved to provide a novel optical transmission system realizing high-speed optical transmission over greater distance by suppressing waveform degradation caused by mode dispersion and mode transition in a multimode optical transmission line. The optical transmission system of the present invention includes: an optical transmitter for transmitting incoherent light; an excitation mechanism for exciting a predetermined mode in the incoherent light transmitted from the optical transmitter; a multimode optical transmission line for transmitting the incoherent light transmitted from the excitation mechanism; a transmission mechanism for transmitting a predetermined mode in the incoherent light transmitted from the excitation mechanism; and an optical receiver for receiving the incoherent light transmitted from the transmission mechanism or the incoherent light transmitted from the transmission mechanism.
    Type: Application
    Filed: September 16, 2004
    Publication date: September 18, 2008
    Applicants: Nippon Telegraph and Telephone Corporation, NTT Electronics Corporation
    Inventors: Hiroyuki Fukuyama, Toshihiro Itoh, Satoshi Tunashima, Kimikazu Sano, Koichi Murata, Yohtaro Umeda, Yasuo Tazoh, Hirohiko Sugahara, Hiromu Toba, Masahiro Muraguchi, Senichi Suzuki, Seiji Fukushima, Yoshinori Hibino, Tadashi Sakamoto, Yoshiaki Yamabayashi, Eiji Yoshida, Ryuichi Iwamoto