Patents by Inventor Kinchit Desai

Kinchit Desai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210041934
    Abstract: Embodiments are generally directed to providing power savings for a neural network architecture with zero activations during inference. An embodiment of an apparatus includes one or more processors including one or more processor cores; and a memory to store data for processing including neural network processing, wherein the apparatus to perform a fast clear operation to initialize activation buffers for a neural network by updating metadata to indicate zero values, the neural network including a plurality of layers, wherein the apparatus is to compare outputs for the neural network to the metadata values and to write an output to memory only if the output is non-zero.
    Type: Application
    Filed: October 26, 2020
    Publication date: February 11, 2021
    Applicant: Intel Corporation
    Inventors: KINCHIT DESAI, SANJEEV JAHAGIRDAR, PRASOONKUMAR SURTI, JOYDEEP RAY
  • Patent number: 10817042
    Abstract: Embodiments are generally directed to providing power savings for a neural network architecture with zero activations during inference. An embodiment of an apparatus includes one or more processors including one or more processor cores; and a memory to store data for processing including neural network processing, wherein the apparatus to perform a fast clear operation to initialize activation buffers for a neural network by updating metadata to indicate zero values, the neural network including a plurality of layers, wherein the apparatus is to compare outputs for the neural network to the metadata values and to write an output to memory only if the output is non-zero.
    Type: Grant
    Filed: September 27, 2018
    Date of Patent: October 27, 2020
    Assignee: INTEL CORPORATION
    Inventors: Kinchit Desai, Sanjeev Jahagirdar, Prasoonkumar Surti, Joydeep Ray
  • Publication number: 20190041961
    Abstract: Embodiments are generally directed to providing power savings for a neural network architecture with zero activations during inference. An embodiment of an apparatus includes one or more processors including one or more processor cores; and a memory to store data for processing including neural network processing, wherein the apparatus to perform a fast clear operation to initialize activation buffers for a neural network by updating metadata to indicate zero values, the neural network including a plurality of layers, wherein the apparatus is to compare outputs for the neural network to the metadata values and to write an output to memory only if the output is non-zero.
    Type: Application
    Filed: September 27, 2018
    Publication date: February 7, 2019
    Applicant: Intel Corporation
    Inventors: KINCHIT DESAI, SANJEEV JAHAGIRDAR, PRASOONKUMAR SURTI, JOYDEEP RAY
  • Publication number: 20180286006
    Abstract: An apparatus for tile reuse in imaging is described herein. The apparatus a memory, a line based processing system, a block based processing system, and a tile reuse indicator. The memory is to store imaging data. The line-based processing system is to process lines of imaging data and store the processed data in memory and the block-based processing system is to process blocks of the line based processed imaging data and storing the processed data in memory. The tile reuse indicator is to determine an unchanged tile of the imaging data, and in response to an unchanged tile prevent further processing of the unchanged tile.
    Type: Application
    Filed: April 3, 2017
    Publication date: October 4, 2018
    Applicant: INTEL CORPORATION
    Inventors: Nikos Kaburlasos, Kinchit Desai, Sanjeev S. Jahagirdar