Patents by Inventor Kiran CHIKKADI
Kiran CHIKKADI has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20250151318Abstract: Self-aligned gate endcap (SAGE) architectures with vertical sidewalls, and methods of fabricating self-aligned gate endcap (SAGE) architectures with vertical sidewalls, are described. In an example, an integrated circuit structure includes a semiconductor fin having sidewalls along a length of the semiconductor fin, each sidewall tapering outwardly from a top of the semiconductor fin toward a bottom of the semiconductor fin. A gate endcap isolation structure is spaced apart from the semiconductor fin and has a length parallel with the length of the semiconductor fin. The gate endcap isolation structure has a substantially vertical sidewall laterally facing one of the outwardly tapering sidewalls of the semiconductor fin.Type: ApplicationFiled: January 13, 2025Publication date: May 8, 2025Applicant: Intel CorporationInventors: Ritesh K. DAS, Kiran CHIKKADI, Ryan PEARCE
-
Publication number: 20250133811Abstract: Self-aligned gate endcap (SAGE) architectures with improved caps, and methods of fabricating self-aligned gate endcap (SAGE) architectures with improved caps, are described. In an example, an integrated circuit structure includes a first gate structure over a first semiconductor fin. A second gate structure is over a second semiconductor fin. A gate endcap isolation structure is between the first gate structure and the second gate structure. The gate endcap isolation structure has a higher-k dielectric cap layer on a lower-k dielectric wall. The higher-k dielectric cap layer includes hafnium and oxygen and has 70% or greater monoclinic crystallinity.Type: ApplicationFiled: December 23, 2024Publication date: April 24, 2025Inventors: Christine RADLINGER, Tongtawee WACHARASINDHU, Andre BARAN, Kiran CHIKKADI, Devin MERRILL, Nilesh DENDGE, David J. TOWNER, Christopher KENYON
-
Publication number: 20250113516Abstract: An integrated circuit (IC) device includes a transistor channel region within (and over a base of) a semiconductor fin, a gate structure over the fin, an isolation or dielectric material adjacent the base of the fin, and an intervening spacer material adjacent the fin, over the dielectric material, and between the channel region (and gate structure) and the isolation or dielectric material. The intervening spacer material may be at substantially equal heights on both sides of the fin. The intervening spacer material may have a height or thickness that is substantial portion of the height of the fin. The spacer and isolation materials may be on both sides of the fin, and between the fin and adjacent fins.Type: ApplicationFiled: September 29, 2023Publication date: April 3, 2025Applicant: Intel CorporationInventors: Kiran Chikkadi, Michael L. Hattendorf, Darshil Gala, Maheshwar Ghimire, Ryan Wood
-
Patent number: 12230714Abstract: Self-aligned gate endcap (SAGE) architectures with vertical sidewalls, and methods of fabricating self-aligned gate endcap (SAGE) architectures with vertical sidewalls, are described. In an example, an integrated circuit structure includes a semiconductor fin having sidewalls along a length of the semiconductor fin, each sidewall tapering outwardly from a top of the semiconductor fin toward a bottom of the semiconductor fin. A gate endcap isolation structure is spaced apart from the semiconductor fin and has a length parallel with the length of the semiconductor fin. The gate endcap isolation structure has a substantially vertical sidewall laterally facing one of the outwardly tapering sidewalls of the semiconductor fin.Type: GrantFiled: March 29, 2024Date of Patent: February 18, 2025Assignee: Intel CorporationInventors: Ritesh K. Das, Kiran Chikkadi, Ryan Pearce
-
Patent number: 12224349Abstract: Self-aligned gate endcap (SAGE) architectures with vertical sidewalls, and methods of fabricating self-aligned gate endcap (SAGE) architectures with vertical sidewalls, are described. In an example, an integrated circuit structure includes a semiconductor fin having sidewalls along a length of the semiconductor fin, each sidewall tapering outwardly from a top of the semiconductor fin toward a bottom of the semiconductor fin. A gate endcap isolation structure is spaced apart from the semiconductor fin and has a length parallel with the length of the semiconductor fin. The gate endcap isolation structure has a substantially vertical sidewall laterally facing one of the outwardly tapering sidewalls of the semiconductor fin.Type: GrantFiled: May 7, 2020Date of Patent: February 11, 2025Assignee: Intel CorporationInventors: Ritesh K. Das, Kiran Chikkadi, Ryan Pearce
-
Publication number: 20240347618Abstract: Self-aligned gate endcap (SAGE) architectures with improved caps, and methods of fabricating self-aligned gate endcap (SAGE) architectures with improved caps, are described. In an example, an integrated circuit structure includes a first gate structure over a first semiconductor fin. A second gate structure is over a second semiconductor fin. A gate endcap isolation structure is between the first gate structure and the second gate structure. The gate endcap isolation structure has a higher-k dielectric cap layer on a lower-k dielectric wall. The higher-k dielectric cap layer includes hafnium and oxygen and has 70% or greater monoclinic crystallinity.Type: ApplicationFiled: June 26, 2024Publication date: October 17, 2024Inventors: Christine RADLINGER, Tongtawee WACHARASINDHU, Andre BARAN, Kiran CHIKKADI, Devin MERRILL, Nilesh DENDGE, David J. TOWNER, Christopher KENYON
-
Publication number: 20240243202Abstract: Self-aligned gate endcap (SAGE) architectures with vertical sidewalls, and methods of fabricating self-aligned gate endcap (SAGE) architectures with vertical sidewalls, are described. In an example, an integrated circuit structure includes a semiconductor fin having sidewalls along a length of the semiconductor fin, each sidewall tapering outwardly from a top of the semiconductor fin toward a bottom of the semiconductor fin. A gate endcap isolation structure is spaced apart from the semiconductor fin and has a length parallel with the length of the semiconductor fin. The gate endcap isolation structure has a substantially vertical sidewall laterally facing one of the outwardly tapering sidewalls of the semiconductor fin.Type: ApplicationFiled: March 29, 2024Publication date: July 18, 2024Inventors: Ritesh K. DAS, Kiran CHIKKADI, Ryan PEARCE
-
Publication number: 20240088143Abstract: Self-aligned gate endcap (SAGE) architectures without fin end gaps, and methods of fabricating self-aligned gate endcap (SAGE) architectures without fin end gaps, are described. In an example, an integrated circuit structure includes a semiconductor fin having a cut along a length of the semiconductor fin. A gate endcap isolation structure has a first portion parallel with the length of the semiconductor fin and is spaced apart from the semiconductor fin. The gate endcap isolation structure also has a second portion in a location of the cut of the semiconductor fin and in contact with the semiconductor fin.Type: ApplicationFiled: November 21, 2023Publication date: March 14, 2024Inventors: Szuya S. Liao, Scott B. CLENDENNING, Jessica TORRES, Lukas BAUMGARTEL, Kiran CHIKKADI, Diane LANCASTER, Matthew V. METZ, Florian GSTREIN, Martin M. MITAN, Rami HOURANI
-
Patent number: 11869889Abstract: Self-aligned gate endcap (SAGE) architectures without fin end gaps, and methods of fabricating self-aligned gate endcap (SAGE) architectures without fin end gaps, are described. In an example, an integrated circuit structure includes a semiconductor fin having a cut along a length of the semiconductor fin. A gate endcap isolation structure has a first portion parallel with the length of the semiconductor fin and is spaced apart from the semiconductor fin. The gate endcap isolation structure also has a second portion in a location of the cut of the semiconductor fin and in contact with the semiconductor fin.Type: GrantFiled: September 23, 2019Date of Patent: January 9, 2024Assignee: Intel CorporationInventors: Szuya S. Liao, Scott B. Clendenning, Jessica Torres, Lukas Baumgartel, Kiran Chikkadi, Diane Lancaster, Matthew V. Metz, Florian Gstrein, Martin M. Mitan, Rami Hourani
-
Patent number: 11705453Abstract: Self-aligned gate endcap (SAGE) architectures having local interconnects, and methods of fabricating SAGE architectures having local interconnects, are described. In an example, an integrated circuit structure includes a first gate structure over a first semiconductor fin, and a second gate structure over a second semiconductor fin. A gate endcap isolation structure is between the first and second semiconductor fins and laterally between and in contact with the first and second gate structures. A gate plug is over the gate endcap isolation structure and laterally between and in contact with the first and second gate structures. A local gate interconnect is between the gate plug and the gate endcap isolation structure, the local gate interconnect in contact with the first and second gate structures.Type: GrantFiled: March 6, 2019Date of Patent: July 18, 2023Assignee: Intel CorporationInventors: Sairam Subramanian, Walid M. Hafez, Sridhar Govindaraju, Kiran Chikkadi
-
Publication number: 20230197826Abstract: Self-aligned gate endcap (SAGE) architectures with improved caps, and methods of fabricating self-aligned gate endcap (SAGE) architectures with improved caps, are described. In an example, an integrated circuit structure includes a first gate structure over a first semiconductor fin. A second gate structure is over a second semiconductor fin. A gate endcap isolation structure is between the first gate structure and the second gate structure. The gate endcap isolation structure has a higher-k dielectric cap layer on a lower-k dielectric wall. The higher-k dielectric cap layer includes hafnium and oxygen and has 70% or greater monoclinic crystallinity.Type: ApplicationFiled: December 21, 2021Publication date: June 22, 2023Inventors: Christine RADLINGER, Tongtawee WACHARASINDHU, Andre BARAN, Kiran CHIKKADI, Devin MERRILL, Nilesh DENDGE, David J. TOWNER, Christopher KENYON
-
Publication number: 20210351300Abstract: Self-aligned gate endcap (SAGE) architectures with vertical sidewalls, and methods of fabricating self-aligned gate endcap (SAGE) architectures with vertical sidewalls, are described. In an example, an integrated circuit structure includes a semiconductor fin having sidewalls along a length of the semiconductor fin, each sidewall tapering outwardly from a top of the semiconductor fin toward a bottom of the semiconductor fin. A gate endcap isolation structure is spaced apart from the semiconductor fin and has a length parallel with the length of the semiconductor fin. The gate endcap isolation structure has a substantially vertical sidewall laterally facing one of the outwardly tapering sidewalls of the semiconductor fin.Type: ApplicationFiled: May 7, 2020Publication date: November 11, 2021Inventors: Ritesh K. DAS, Kiran CHIKKADI, Ryan PEARCE
-
Publication number: 20210091075Abstract: Self-aligned gate endcap (SAGE) architectures without fin end gaps, and methods of fabricating self-aligned gate endcap (SAGE) architectures without fin end gaps, are described. In an example, an integrated circuit structure includes a semiconductor fin having a cut along a length of the semiconductor fin. A gate endcap isolation structure has a first portion parallel with the length of the semiconductor fin and is spaced apart from the semiconductor fin. The gate endcap isolation structure also has a second portion in a location of the cut of the semiconductor fin and in contact with the semiconductor fin.Type: ApplicationFiled: September 23, 2019Publication date: March 25, 2021Inventors: Szuya S. LIAO, Scott B. CLENDENNING, Jessica TORRES, Lukas BAUMGARTEL, Kiran CHIKKADI, Diane LANCASTER, Matthew V. METZ, Florian GSTREIN, Martin M. MITAN, Rami HOURANI
-
Publication number: 20200286891Abstract: Self-aligned gate endcap (SAGE) architectures having local interconnects, and methods of fabricating SAGE architectures having local interconnects, are described. In an example, an integrated circuit structure includes a first gate structure over a first semiconductor fin, and a second gate structure over a second semiconductor fin. A gate endcap isolation structure is between the first and second semiconductor fins and laterally between and in contact with the first and second gate structures. A gate plug is over the gate endcap isolation structure and laterally between and in contact with the first and second gate structures. A local gate interconnect is between the gate plug and the gate endcap isolation structure, the local gate interconnect in contact with the first and second gate structures.Type: ApplicationFiled: March 6, 2019Publication date: September 10, 2020Inventors: Sairam SUBRAMANIAN, Walid M. HAFEZ, Sridhar GOVINDARAJU, Kiran CHIKKADI