Patents by Inventor Kiyoyuki Shiroshima

Kiyoyuki Shiroshima has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6092227
    Abstract: A test circuit includes a writing unit that outputs m-bit data captured upon receipt of a clock signal, branches the m-bit data n identical m-bit data signals, and stores the n m-bit data signals in a memory device. A function determining unit reads the n m-bit data signals from the memory, compares one of the n m-bit data signals to an m-bit expected value, and determines coincidence or non-coincidence between the n m-bit data signal and an expected value.
    Type: Grant
    Filed: February 5, 1998
    Date of Patent: July 18, 2000
    Assignees: Mitsubishi Electric System LSI Design Corporation, Mitsubishi Denki Kabushiki Kaisha
    Inventors: Hideki Toki, Akira Kitaguchi, Makoto Hatakenaka, Kiyoyuki Shiroshima, Masaaki Matsuo, Tsuyoshi Saitoh
  • Patent number: 6043522
    Abstract: A semiconductor device capable of solving a problem of a conventional semiconductor device in that a high density integration cannot be expected because each cell, which includes a pair of N and P wells disposed adjacently, requires a countermeasure against latchup individually. The high density integration prevents an effective countermeasure against latchup. The present semiconductor device arranges two cells, which are adjacent in the direction of an alignment of the N wells and P wells, in opposite directions so that two P wells (or two N wells) of the two adjacent cells are disposed successively, and includes an isolation layer extending across the two adjacent cells to enclose the two successively disposed P wells, thereby isolating the two P wells collectively from the substrate.
    Type: Grant
    Filed: April 16, 1998
    Date of Patent: March 28, 2000
    Assignees: Mitsubishi Electric System LSI Design Corporation, Mitsubishi Denki Kabushiki Kaisha
    Inventors: Michio Nakajima, Makoto Hatakenaka, Akira Kitaguchi, Kiyoyuki Shiroshima, Takekazu Yamashita, Masaaki Matsuo
  • Patent number: 6040614
    Abstract: A semiconductor integrated circuit includes a fuse element located on an insulating layer. The surface of the insulating layer is substantially smooth. The insulating layer is located over a capacitor. Wiring is located on the insulation layer. The fuse element and the wiring include the same material.
    Type: Grant
    Filed: March 3, 1998
    Date of Patent: March 21, 2000
    Assignees: Mitsubishi Denki Kabushiki Kaisha, Mitsubishi Electric System LSI Design Corporation
    Inventors: Akira Kitaguchi, Makoto Hatakenaka, Michio Nakajima, Kaoru Motonami, Kiyoyuki Shiroshima, Takekazu Yamashita
  • Patent number: 5973953
    Abstract: A semiconductor memory device is constituted such that, when a first wiring layer provides a bit line of a first common complementary data line pair and a third wiring layer provides a bit line of a second common complementary data line pair, a second wiring layer makes an overlapped area between the bit line and the bit bar line of the second common complementary dada line pair equal to the bit line of the first common complementary data line pair and also an overlapped area between the bit line and the bit bar line of the first common complementary data line pair equal to the bit line of the second common complementary data line pair.
    Type: Grant
    Filed: March 11, 1998
    Date of Patent: October 26, 1999
    Assignees: Mitsubishi Electric System LSI Design Corporation, Mitsubishi Denki Kabushiki Kaisha
    Inventors: Takekazu Yamashita, Kiyoyuki Shiroshima, Michio Nakajima, Makoto Hatakenaka, Hideki Toki, Tuyoshi Saitoh
  • Patent number: 5926429
    Abstract: A semiconductor memory device includes memory elements, each maintaining memory contents within a period of time during which a refresh operation is repeated, and a refresh request circuit for making a refresh request. The semiconductor memory device includes refreshing circuits each of which, in response to a refresh request from the refresh request circuit, performs a refresh operation on a different number of memory elements at the same time, and a selecting circuit for selecting one refreshing circuit from among the refreshing circuits according to the number of memory elements included in the semiconductor memory device. The refresh request circuit can change the interval at which it makes a refresh request.
    Type: Grant
    Filed: November 24, 1998
    Date of Patent: July 20, 1999
    Assignees: Mitsubishi Electric System LSI Design Corporation, Mitsubishi Denki Kabushiki Kaisha
    Inventors: Tsuyoshi Saitoh, Kiyoyuki Shiroshima, Michio Nakajima, Masaaki Matsuo, Nobuyuki Fujii, Akira Kitaguchi