Patents by Inventor Koen Gerard Maria Verhaege

Koen Gerard Maria Verhaege has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7589944
    Abstract: An electrostatic discharge (ESD) protection circuit in a semiconductor integrated circuit (IC) having protected circuitry. In one embodiment, the ESD protection circuit includes a pad adapted for connection to a first voltage source of a protected circuit node of the IC, and a silicon controlled rectifier (SCR) having an anode adapted for coupling to the first voltage source, and a cathode adapted for coupling to a second voltage source. At least one capacitive turn-on device respectively coupled between at least one of a first gate of the SCR and the first voltage source, and a second gate of the SCR and the second voltage source.
    Type: Grant
    Filed: July 26, 2004
    Date of Patent: September 15, 2009
    Assignee: Sofics BVBA
    Inventors: Markus Paul Josef Mergens, Cornelius Christian Russ, John Armer, Koen Gerard Maria Verhaege
  • Patent number: 7548401
    Abstract: An electrostatic discharge (ESD) protection circuit in a semiconductor integrated circuit (IC) having protected circuitry is provided herein. In one embodiment, a circuit for protecting an integrated circuit from ESD includes a protected circuit node in the integrated circuit, a multiple stage transistor pump circuit coupled to the protected circuit node, and an electrostatic discharge protection circuit having a trigger coupled to the multiple stage transistor pump circuit. The multiple stage transistor pump circuit may comprise a Darlington transistor pump circuit.
    Type: Grant
    Filed: June 22, 2006
    Date of Patent: June 16, 2009
    Assignees: Sarnoff Corporation, Sarnoff Europe BVBA
    Inventors: Markus Paul Josef Mergens, Cornelius Christian Russ, John Armer, Koen Gerard Maria Verhaege
  • Patent number: 7274047
    Abstract: An electrostatic discharge (ESD) protection circuit in a semiconductor integrated circuit (IC) having protected circuitry. The ESD protection circuit includes a silicon controlled rectifier (SCR) having at least one first type high dopant region coupled to a first reference potential of the protected circuitry, and at least one second type high dopant region coupled to a second reference potential of the IC. The SCR is triggered by an external on-chip trigger device, which is adapted for injecting a trigger current into at least one gate of the SCR.
    Type: Grant
    Filed: January 10, 2005
    Date of Patent: September 25, 2007
    Assignees: Sarnoff Corporation, Sarnoff Europe BVBA
    Inventors: Cornelius Christian Russ, Markus Paul Josef Mergens, John Armer, Koen Gerard Maria Verhaege
  • Patent number: 7233467
    Abstract: A method and apparatus for providing ESD event protection for a circuit using a source or bulk pump to increase the bulk and/or source potential level during an ESD event. The apparatus comprises a protection circuit that, in response to an ESD event, limits the voltage formed between two terminals of a transistor by adjusting a potential level on the second terminal.
    Type: Grant
    Filed: March 23, 2005
    Date of Patent: June 19, 2007
    Assignees: Sarnoff Corporation, Sarnoff Europe BVBA
    Inventors: Markus Paul Josef Mergens, Frederic Marie Dominique De Ranter, Benjamin Van Camp, Koen Gerard Maria Verhaege, Phillip Czeslaw Jozwiak, John Armer, Bart Keppens
  • Patent number: 7064393
    Abstract: An electrostatic discharge (ESD) protection device having high holding current for latch-up immunity. The ESD protection circuit is formed in a semiconductor integrated circuit (IC) having protected circuitry. The ESD protection device includes a silicon controlled rectifier (SCR) coupled between a protected supply line of the IC and ground. A trigger device is coupled from the supply line to a first gate of the SCR, and a first substrate resistor is coupled between the first gate and ground. A first shunt resistor is coupled between the first gate and ground, wherein the shunt resistor has a resistance value lower than the substrate resistor.
    Type: Grant
    Filed: February 20, 2004
    Date of Patent: June 20, 2006
    Assignees: Sarnoff Corporation, Sarnoff Europe
    Inventors: Markus Paul Josef Mergens, Cornelius Christian Russ, John Armer, Koen Gerard Maria Verhaege, Phillip Czeslaw Jozwiak
  • Patent number: 7005708
    Abstract: An electrostatic discharge (ESD) MOS transistor including a plurality of interleaved fingers, where the MOS transistor is formed in an I/O periphery of and integrated circuit (IC) for providing ESD protection for the IC. The MOS transistor includes a P-substrate and a Pwell disposed over the P-substrate. The plurality of interleaved fingers each include an N+ source region, an N+ drain region, and a gate region formed over a channel region disposed between the source and drain regions. Each source and drain includes a row of contacts that is shared by an adjacent finger, wherein each contact hole in each contact row has a distance to the gate region defined under minimum design rules for core functional elements of the IC. The Pwell forms a common parasitic bipolar junction transistor base for contemporaneously triggering each finger of the MOS transistor during an ESD event.
    Type: Grant
    Filed: May 12, 2003
    Date of Patent: February 28, 2006
    Assignees: Sarnoff Corporation, Sarnoff Europe
    Inventors: Markus Paul Josef Mergens, Koen Gerard Maria Verhaege, Cornelius Christian Russ, John Armer, Phillip Czeslaw Jozwiak, Bart Keppens
  • Patent number: 6909149
    Abstract: A silicon-on-insulator (SOI) electrostatic discharge (ESD) protection device that can protect very sensitive thin gate oxides by limiting the power dissipation during the ESD event, which is best achieved by reducing the voltage drop across the active (protection) device during an ESD event. In one embodiment, the invention provides very low triggering and holding voltages.
    Type: Grant
    Filed: April 15, 2004
    Date of Patent: June 21, 2005
    Assignees: Sarnoff Corporation, Sarnoff Europe BVBA
    Inventors: Cornelius Christian Russ, Phillip Czeslaw Jozwiak, Markus Paul Josef Mergens, John Armer, Cong-Son Trinh, Russell Mohn, Koen Gerard Maria Verhaege
  • Patent number: 6850397
    Abstract: An electrostatic discharge (ESD) protection device, for protecting power lines of an integrated circuit. In one embodiment, the ESD protection device includes a first silicon controlled rectifier (SCR) coupled between a first power line and a second power line, and a second SCR coupled anti-parallel to the first SCR between the first and second power lines. A first trigger device is coupled to the first power line and a first trigger gate of the first SCR, and a second trigger device coupled to the second power line and a first trigger gate of the second SCR. The trigger devices and the SCRs provide power-down-mode-compatible operation of the power lines, as well as ESD protection.
    Type: Grant
    Filed: August 25, 2003
    Date of Patent: February 1, 2005
    Assignees: Sarnoff Corporation, Sarnoff Europe
    Inventors: Cornelius Christian Russ, Markus Paul Josef Mergens, John Armer, Koen Gerard Maria Verhaege
  • Publication number: 20040207021
    Abstract: A silicon-on-insulator (SOI) electrostatic discharge (ESD) protection device that can protect very sensitive thin gate oxides by limiting the power dissipation during the ESD event, which is best achieved by reducing the voltage drop across the active (protection) device during an ESD event. In one embodiment, the invention provides very low triggering and holding voltages.
    Type: Application
    Filed: April 15, 2004
    Publication date: October 21, 2004
    Inventors: Cornelius Christian Russ, Phillip Czeslaw Jozwiak, Markus Paul Josef Mergens, John Armer, Cong-Son Trinh, Russell Mohn, Koen Gerard Maria Verhaege
  • Publication number: 20040201033
    Abstract: An electrostatic discharge (ESD) protection device, for protecting power lines of an integrated circuit. In one embodiment, the ESD protection device includes a first silicon controlled rectifier (SCR) coupled between a first power line and a second power line, and a second SCR coupled anti-parallel to the first SCR between the first and second power lines. A first trigger device is coupled to the first power line and a first trigger gate of the first SCR, and a second trigger device coupled to the second power line and a first trigger gate of the second SCR. The trigger devices and the SCRs provide power-down-mode-compatible operation of the power lines, as well as ESD protection.
    Type: Application
    Filed: August 25, 2003
    Publication date: October 14, 2004
    Applicant: Sarnoff Corporation
    Inventors: Cornelius Christian Russ, Markus Paul Josef Mergens, John Armer, Koen Gerard Maria Verhaege
  • Patent number: 6803633
    Abstract: An electrostatic discharge (ESD) protection device having high holding current for latch-up immunity. The ESD protection circuit is formed in a semiconductor integrated circuit (IC) having protected circuitry. The ESD protection device includes a silicon controlled rectifier (SCR) coupled between a protected supply line of the IC and ground. A trigger device is coupled from the supply line to a first gate of the SCR, and a first substrate resistor is coupled between the first gate and ground. A first shunt resistor is coupled between the first gate and ground, wherein the shunt resistor has a resistance value lower than the substrate resistor.
    Type: Grant
    Filed: March 15, 2002
    Date of Patent: October 12, 2004
    Assignees: Sarnoff Corporation, Sarnoff Europe
    Inventors: Markus Paul Josef Mergens, Cornelius Christian Russ, John Armer, Koen Gerard Maria Verhaege, Phillip Czeslaw Jozwiak
  • Publication number: 20040164354
    Abstract: An electrostatic discharge (ESD) MOS transistor including a plurality of interleaved fingers, where the MOS transistor is formed in an I/O periphery of and integrated circuit (IC) for providing ESD protection for the IC. The MOS transistor includes a P-substrate and a Pwell disposed over the P-substrate. The plurality of interleaved fingers each include an N+ source region, an N+ drain region, and a gate region formed over a channel region disposed between the source and drain regions. Each source and drain includes a row of contacts that is shared by an adjacent finger, wherein each contact hole in each contact row has a distance to the gate region defined under minimum design rules for core functional elements of the IC. The Pwell forms a common parasitic bipolar junction transistor base for contemporaneously triggering each finger of the MOS transistor during an ESD event.
    Type: Application
    Filed: May 12, 2003
    Publication date: August 26, 2004
    Applicant: Sarnoff Corporation
    Inventors: Markus Paul Josef Mergens, Koen Gerard Maria Verhaege, Cornelius Christian Russ, John Armer, Phillip Czeslaw Jozwiak, Bart Keppens
  • Publication number: 20040164356
    Abstract: An electrostatic discharge (ESD) protection device having high holding current for latch-up immunity. The ESD protection circuit is formed in a semiconductor integrated circuit (IC) having protected circuitry. The ESD protection device includes a silicon controlled rectifier (SCR) coupled between a protected supply line of the IC and ground. A trigger device is coupled from the supply line to a first gate of the SCR, and a first substrate resistor is coupled between the first gate and ground. A first shunt resistor is coupled between the first gate and ground, wherein the shunt resistor has a resistance value lower than the substrate resistor.
    Type: Application
    Filed: February 20, 2004
    Publication date: August 26, 2004
    Applicant: Sarnoff Corporation
    Inventors: Markus Paul Josef Mergens, Cornelius Christian Russ, John Armer, Koen Gerard Maria Verhaege, Phillip Czeslaw Jozwiak
  • Patent number: 6768616
    Abstract: An electrostatic discharge (ESD) protection circuit in a semiconductor integrated circuit (IC) having protected circuitry. In one embodiment, the ESD protection circuit includes a pad, adapted for connection to a protected circuit node of the IC, and an ESD protection device, which is coupled between the pad and ground. A diode turn-on device is coupled in a forward conduction direction from the pad to a first gate of the ESD protection device. In a second embodiment, the ESD protection circuit is an SCR having an anode coupled to a first voltage supply line, and a cathode coupled to ground. A parasitic capacitance is coupled between each the voltage supply line and the grounded cathode.
    Type: Grant
    Filed: March 15, 2002
    Date of Patent: July 27, 2004
    Assignees: Sarnoff Corporation, Sarnoff Europe
    Inventors: Markus Paul Josef Mergens, Cornelius Christian Russ, John Armer, Koen Gerard Maria Verhaege
  • Patent number: 6618233
    Abstract: An ESD protection circuit includes a SCR and a switching means, such as a MOS transistor connected to the SCR so that the SCR is turned on by the switching means to allow an ESD pulse to pass from a Pad line to a grounded VSS line and thereby dissipate the ESD pulse. The SCR is connected between the Pad line and the VSS line. One MOS switching means is connected between the Pad line and the SCR and has a gate which is connected to a VDD line which maintains the switch in open condition during normal VDD bias conditions. An ESD pulse applied to the Pad line, the switch is preconditioned in ON mode allowing the SCR to be predisposed to conduction to allow the ESD pulse to flow to the VSS line.
    Type: Grant
    Filed: July 27, 2000
    Date of Patent: September 9, 2003
    Assignee: Sarnoff Corporation
    Inventors: Christian Cornelius Russ, Koen Gerard Maria Verhaege, Leslie Ronald Avery
  • Patent number: 6587320
    Abstract: A current ballasting circuit for an ESD protection device couples nonintersecting conductive strips between a common contact pad and the contact electrodes of the ESD protection device. The connecting strips form respective electrically isolated ballasting resistors between the external contact pad and the contact electrodes of the ESD device. In addition, lateral resistances are formed between the contact strips which enhance the operation of the multiple ballasting resistors. The conductive strips may be made from metal, polysilicon or by a vertically meandering series connection of polysilicon layers, metal layers and interconnecting vias. The lateral resistance between the parallel conductive paths may be enhanced by segmenting both the drain and source electrodes. In one example, the gate electrode of an MOS ESD device extends locally between each pair of strips to segment the drain and source regions.
    Type: Grant
    Filed: May 30, 2000
    Date of Patent: July 1, 2003
    Assignee: Sarnoff Corporation
    Inventors: Christian Cornelius Russ, Koen Gerard Maria Verhaege
  • Patent number: 6583972
    Abstract: A multi-finger electro-static discharge (ESD) protection circuit has at least two first resistive channels defining input fingers. At least two field effect transistor (FET) channels, each having a drain and source are connected to corresponding ones of the at least two input fingers. The gate terminals of at least one of the at least two FETs are configured to be biased by an ESD potential applied to the drain electrodes to reduce the turn-on potential of the ESD device. At least two second resistive channels are connected between a corresponding one of the source terminals of the at least two FETs and a circuit return path.
    Type: Grant
    Filed: June 14, 2001
    Date of Patent: June 24, 2003
    Assignees: Sarnoff Corporation, Sarnoff Europe
    Inventors: Koen Gerard Maria Verhaege, Markus Paul Josef Mergens, Cornelius Christian Russ, John Armer, Phillip Czeslaw Jozwiak
  • Patent number: 6529359
    Abstract: A circuit for the protection of an output driver NMOS transistor during EOS/ESD stress includes an output driver NMOS transistor and an output driver PMOS transistor connected in series between a Vss line and a Vdd line with the gates of the output driver transistors being connected together. An I/O pad is connected to the junction of the output driver transistors. A pre-driver NMOS transistor and a pre-driver PMOS transistor are connected in series between the Vss line and the Vdd line with the gates of the out-put driver transistors being connected together with the output of the pre-driver transistors being connected to the gates of the output driver transistors. A gate clamp is connected between the Vss line, the I/O pad the junction between the pre-driver transistors and the gate of the output driver NMOS transistor. An ESD clamp is connected between the I/O pad, the Vss line and the gate clamp.
    Type: Grant
    Filed: August 4, 2000
    Date of Patent: March 4, 2003
    Assignee: Sarnoff Corporation
    Inventors: Koen Gerard Maria Verhaege, Leslie Ronald Avery
  • Publication number: 20020154463
    Abstract: An electrostatic discharge (ESD) protection circuit in a semiconductor integrated circuit (IC) having protected circuitry. In one embodiment, the ESD protection circuit includes a pad, adapted for connection to a protected circuit node of the IC, and an ESD protection device, which is coupled between the pad and ground. A diode turn-on device is coupled in a forward conduction direction from the pad to a first gate of the ESD protection device. In a second embodiment, the ESD protection circuit is an SCR having an anode coupled to a first voltage supply line, and a cathode coupled to ground. A parasitic capacitance is coupled between each the voltage supply line and the grounded cathode.
    Type: Application
    Filed: March 15, 2002
    Publication date: October 24, 2002
    Inventors: Markus Paul Josef Mergens, Cornelius Christian Russ, John Armer, Koen Gerard Maria Verhaege
  • Publication number: 20020153571
    Abstract: An electrostatic discharge (ESD) protection device having high holding current for latch-up immunity. The ESD protection circuit is formed in a semiconductor integrated circuit (IC) having protected circuitry. The ESD protection device includes a silicon controlled rectifier (SCR) coupled between a protected supply line of the IC and ground. A trigger device is coupled from the supply line to a first gate of the SCR, and a first substrate resistor is coupled between the first gate and ground. A first shunt resistor is coupled between the first gate and ground, wherein the shunt resistor has a resistance value lower than the substrate resistor.
    Type: Application
    Filed: March 15, 2002
    Publication date: October 24, 2002
    Inventors: Markus Paul Josef Mergens, Cornelius Christian Russ, John Armer, Koen Gerard Maria Verhaege, Phillip Czeslaw Jozwiak