Patents by Inventor Koichi Kawai

Koichi Kawai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040066675
    Abstract: A nonvolatile semiconductor memory is disclosed, which comprises a nonvolatile memory cell array, a write circuit which repeatedly executes a write and a verification, and a write voltage control circuit, the write voltage control circuit comprising a first binary counter which counts a first clock signal supplied every time the verification fails and supplies output data to the write circuit, a first register which stores data for setting the number of erases and verifications, a second binary counter which is reset using a first timing, counts a second clock signal supplied if a verify write executed on the target write unit fails, an accumulative value storage circuit which is reset using a second timing and stores a value corresponding to an accumulative value for the contents of the second binary counter, and a nonvolatile storage element which stores the appropriate value for the write start voltage.
    Type: Application
    Filed: July 11, 2003
    Publication date: April 8, 2004
    Inventors: Kenichi Imamiya, Koichi Kawai
  • Patent number: 6717858
    Abstract: A plurality of memory cell arrays are provided. Each of the memory cell arrays has a plurality of memory cells and the memory cells are connected to a plurality of word lines. Corresponding with the plurality of memory cell arrays, a plurality of word line drive circuits and a plurality of bit line control circuits are provided. Each of the word line drive circuits selects and drives the word lines of the corresponding memory cell array. Each of the bit control circuits carries out verifying reading for the data written in advance in the plurality of memory cells of the corresponding memory cell array, and controls a select and driving operation for the word lines of the corresponding word line drive circuit based on a result of the verifying reading.
    Type: Grant
    Filed: July 3, 2002
    Date of Patent: April 6, 2004
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Koichi Kawai, Kenichi Imamiya, Hiroshi Nakamura, Koji Hosono
  • Patent number: 6661706
    Abstract: Data read from memory cells of one page in a memory cell array that corresponds to a page address of a copy source is sensed and latched by a sense/latch circuit. The sense/latch circuit has a plurality of latch circuits, and the plurality of latch circuits is specified according to the column address. The latch circuit specified in accordance with the column address is supplied with the data to be rewritten. The latch circuit specified in accordance with its address latches the data to be rewritten, whereby rewriting of the data is performed. The data of one page after rewritten is written into the page in the memory cell array that corresponds to the page address of a copy destination.
    Type: Grant
    Filed: July 12, 2002
    Date of Patent: December 9, 2003
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Koichi Kawai, Kenichi Imamiya, Hiroshi Nakamura
  • Publication number: 20030214853
    Abstract: A non-volatile semiconductor memory device includes a memory cell array in which electrically erasable and programmable memory cells are arrayed, each of the memory cells storing therein a first logic state with a threshold voltage lower than or equal to a first value or a second logic state with a threshold voltage higher than or equal to a second value that is higher than the first value, a data hold circuit for holding program data and sensing data as read out of the memory cell array, and a controller configured to control a program sequence, wherein the controller has the control functions of: a program control function for applying a program voltage to a selected memory cell of the memory cell array to let the data shift from the first logic state to the second logic state; a program verify control function for verifying that the programmed data of the selected memory cell shifted to the second logic state; an erratic program verify control function for checking that the threshold voltage of a memory ce
    Type: Application
    Filed: December 20, 2002
    Publication date: November 20, 2003
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Koji Hosono, Kenichi Imamiya, Hiroshi Nakamura, Mikito Nakabayashi, Koichi Kawai
  • Publication number: 20030156455
    Abstract: In a semiconductor integrated circuit, an internal circuit is capable of executing a first operation and a second operation concurrently, and an output circuit outputs to the outside of the semiconductor integrated circuit information indicating whether or not the first operation is being executed and information indicating whether or not the second operation is executable.
    Type: Application
    Filed: December 13, 2002
    Publication date: August 21, 2003
    Inventors: Hiroshi Nakamura, Kenichi Imamiya, Toshio Yamamura, Koji Hosono, Koichi Kawai
  • Publication number: 20030142545
    Abstract: A non-volatile semiconductor memory device includes a memory cell array having electrically erasable and programmable non-volatile memory cells, a part of the memory cell array being defined as a initial set-up data region for storing a plurality of initial set-up data that define memory operation conditions, data latch circuits for holding the initial set-up data read out from the initial set-up data region, a controller for controlling data program and erase operations for the memory cell array, and a clock generator for generating a clock signal that is used to define an operation timing of the controller, wherein the controller is configured to perform such an initial set-up operation that sequentially reads out the plurality of initial set-up data stored in the initial set-up data region and transfers them to the respective data latch circuits on receipt of power-on or a command input, the initial set-up operation being so performed as to read out a clock cycle adjustment data within the plurality of ini
    Type: Application
    Filed: December 10, 2002
    Publication date: July 31, 2003
    Inventors: Kenichi Imamiya, Koichi Kawai
  • Publication number: 20030133338
    Abstract: A semiconductor device of this invention includes an initialization circuit for initializing a predetermined circuit in accordance with the level of a power source voltage, and a status setting unit for setting the status of the semiconductor device to “busy” during a period in which the initialization circuit performs initialization.
    Type: Application
    Filed: December 18, 2002
    Publication date: July 17, 2003
    Inventors: Kazushige Kanda, Koichi Kawai, Hiroshi Nakamura, Kenichi Imamiya
  • Publication number: 20030021893
    Abstract: A method for producing an optical information recording medium includes the steps of: coating a solution for forming a dye recording layer onto a surface of a rotating disc-shaped resin substrate; and discharging a cleaning solution from a nozzle onto a peripheral edge to remove the dye recording layer from the peripheral edge, wherein discharge of the cleaning solution is initiated 1.0 to 300 seconds after completion of the coating, and the nozzle is disposed on a plane that extends in a normal line direction of the substrate and includes a straight line representing a discharge direction of the cleaning solution, so that an angle defined by the discharge direction and the normal line is 0 to 60°.
    Type: Application
    Filed: June 13, 2002
    Publication date: January 30, 2003
    Applicant: FUJI PHOTO FILM CO., LTD.
    Inventors: Yoshihisa Usami, Koichi Kawai
  • Publication number: 20030016559
    Abstract: Data read from memory cells of one page in a memory cell array that corresponds to a page address of a copy source is sensed and latched by a sense/latch circuit. The sense/latch circuit has a plurality of latch circuits, and the plurality of latch circuits is specified according to the column address. The latch circuit specified in accordance with the column address is supplied with the data to be rewritten. The latch circuit specified in accordance with its address latches the data to be rewritten, whereby rewriting of the data is performed. The data of one page after rewritten is written into the page in the memory cell array that corresponds to the page address of a copy destination.
    Type: Application
    Filed: July 12, 2002
    Publication date: January 23, 2003
    Inventors: Koichi Kawai, Kenichi Imamiya, Hiroshi Nakamura
  • Publication number: 20030007388
    Abstract: A plurality of memory cell arrays are provided. Each of the memory cell arrays has a plurality of memory cells and the memory cells are connected to a plurality of word lines. Corresponding with the plurality of memory cell arrays, a plurality of word line drive circuits and a plurality of bit line control circuits are provided. Each of the word line drive circuits selects and drives the word lines of the corresponding memory cell array. Each of the bit control circuits carries out verifying reading for the data written in advance in the plurality of memory cells of the corresponding memory cell array, and controls a select and driving operation for the word lines of the corresponding word line drive circuit based on a result of the verifying reading.
    Type: Application
    Filed: July 3, 2002
    Publication date: January 9, 2003
    Inventors: Koichi Kawai, Kenichi Imamiya, Hiroshi Nakamura, Koji Hosono
  • Patent number: 4540104
    Abstract: A floating roof-type oil-tank sealing device wherein an inclined connector extends between an upper portion of a seal shoe and the lower portion of outer rim of a floating pontoon, and in such a state that each end of the inclined connector is pivotally supported by means of an inserted pin. A compression spring applies pressure to the inclined connector, thereby causing the seal shoe to slidably contact the peripheral tank wall. A seal member is provided between the outer rim of the pontoon and seal shoe in contact with the level of a stored oil. One end of a weather hood is fixed to the upper portion of the seal shoe, and the other end of the weather hood is made to slide along the surface of an inclined guide provided at the edge of the upper plate of the pontoon.
    Type: Grant
    Filed: March 28, 1984
    Date of Patent: September 10, 1985
    Assignee: Nippon Kokan Kabushiki Kaisha
    Inventors: Koichi Kawai, Minoru Mikuriya