Patents by Inventor Kong-Mou Liou

Kong-Mou Liou has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6400634
    Abstract: A method increases endurance of an array of memory cells which have an endurance specified according to the number of change cycles that the memory cell can endure within a performance tolerance. The method is based on arranging the array into a plurality of sectors, and assigning a subset of addresses for storage of data structure expected to change a number of times that is sufficient to exceed the specified endurance of the memory cell in the array. A record is maintained indicating one of the plurality of sectors as a current sector, directing accesses using the subset of addresses to the current sector, counting changes executed to memory cells identified by the subset of addresses for the current sector, and changing the current sector to another one of the plurality of sectors when the count of changes exceeds the threshold.
    Type: Grant
    Filed: June 18, 1999
    Date of Patent: June 4, 2002
    Assignee: Macronix International Co., Ltd.
    Inventors: Kong-Mou Liou, Ting-Chung Hu, Ray-Lin Wan, Fuchia Shone
  • Patent number: 5818848
    Abstract: An integrated circuit comprises a functional module such as a FLASH memory with automatic program and erase circuits, test circuitry coupled with the functional module which executes a test of the functional module and generates status information as a result of the test, and non-volatile status write circuitry coupled with the test circuitry on the chip. A circuit in the non-volatile status write circuitry is responsive to the test of the functional circuitry to write the status information to the non-volatile memory. A port is provided on the integrated circuit coupled to the non-volatile memory through which the status information stored in the non-volatile memory is accessible in a test read mode to external devices. In a FLASH EPROM embodiment, the IC includes an array of FLASH EPROM memory cells and a port through which data in the array is accessible by external devices. A test set of FLASH EPROM memory cells is provided in the array.
    Type: Grant
    Filed: December 20, 1996
    Date of Patent: October 6, 1998
    Assignee: Macronix International Co,, Ltd.
    Inventors: Tien-Ler Lin, Tom Dang-Hsing Yiu, Ray L. Wan, Kong-Mou Liou
  • Patent number: 5805501
    Abstract: A flash memory device includes a multiple checkpoint erase suspend algorithm. A user may issue an erase suspend command at anytime during an erase process. The erase procedure is suspended as fast as possible by allowing the erase procedure to be suspended at the first to occur of a plurality of checkpoints in the process. The block erase procedure includes a precondition phase (also called a pre-programming phase), in which a selected block is pre-programmed by applying a program potential, and then the pre-programming of the block is verified on a byte-by-byte basis. After the precondition phase, an erase phase is executed in which the selected block is erased by applying an erase potential to the block, and then verifying the erasing of the block. Erase suspend logic is coupled to the erase logic and executes an erase suspend procedure which interrupts the block erase procedure after receiving the erase suspend command during the first to occur of a set of checkpoints in the block erase procedure.
    Type: Grant
    Filed: October 3, 1996
    Date of Patent: September 8, 1998
    Assignee: Macronix International Co., Ltd.
    Inventors: Tzeng-Huei Shiau, Ray-Lin Wan, Weitong Chuang, Yu-Sui Lee, Kong Mou Liou
  • Patent number: 5748535
    Abstract: Flash EEPROM cell and array designs, and methods for programming the same result in efficient and accurate programming of a flash EEPROM chip. The flash EEPROM chip comprises a memory array including at least M rows and N columns of flash EEPROM cells. M word lines are each coupled to the flash EEPROM cells in one of the M rows of flash EEPROM cells. A plurality of bit lines are each coupled to the flash EEPROM cells in one of the N columns of flash EEPROM cells. A page buffer coupled to the plurality of bit lines supplies input data to N columns of flash EEPROM cells. Write control circuitry supplies programming voltages for programming input data to the flash EEPROM cells in response to the input data stored in the data input buffer. Verify circuitry automatically verifies programming of the page by resetting bits in the page buffer for each cell which passes.
    Type: Grant
    Filed: March 4, 1996
    Date of Patent: May 5, 1998
    Assignee: Macronix International Co., Ltd.
    Inventors: Tien-Ler Lin, Kota Soejima, Jun Takahashi, Chun-Hsiung Hung, Kong-Mou Liou, Ray-Lin Wan
  • Patent number: 5691945
    Abstract: A flexible technique for improving yield of manufacturing of high density of memory devices, such as flash EEPROM, involves reconfiguring an integrated circuit memory array having a plurality of sectors selected by an address decoder in response to an N bit field in an address. If defective sectors are detected in the array, it is partitioned to disable defective sectors by configuring a sector decoder to prevent access to the defective sectors while maintaining sequential addressing remaining sectors in the array. The step of partitioning includes configuring the sector decoder to replace a defective sector in one half of the array by another sector in the other half of the array having N-m of the N address bits in common with the defective sector when m is between 1 and N-1.
    Type: Grant
    Filed: March 1, 1996
    Date of Patent: November 25, 1997
    Assignee: Macronix International Co., Ltd.
    Inventors: Kong-Mou Liou, Tom Dang-Hsing Yiu, Ray-Lin Wan, Yao-Wu Cheng, Chun-Hsiung Hung, Ting-Chung Hu, Tien-Ler Lin
  • Patent number: 5627838
    Abstract: An integrated circuit (IC) includes a functional module such as FLASH memory with automatic program and erase circuits, test circuitry coupled with the functional module which executes a test of the functional module and generates status information as a result of the test, and non-volatile status write circuitry coupled with the test circuitry on the chip. A circuit in the non-volatile status write circuitry is responsive to the test of the functional circuitry to write the status information to the non-volatile memory. A port on the integrated circuit is coupled to the non-volatile memory through which the status information stored in the non-volatile memory is accessible in a test read mode to external devices. In a FLASH EPROM embodiment, the IC includes an array of FLASH EPROM memory cells, a test set of FLASH EPROM memory cells, and a port through which data in the array is accessible by external devices.
    Type: Grant
    Filed: September 30, 1993
    Date of Patent: May 6, 1997
    Assignee: Macronix International Co., Ltd.
    Inventors: Tien-Ler Lin, Tom D. Yiu, Ray L. Wan, Kong-Mou Liou